# 54/74197 54LS/74LS197 ### PRESETTABLE BINARY COUNTERS **DESCRIPTION** — The '197 ripple counter contains divide-by-two and divide-by-eight sections which can be combined to form a modulo-16 binary counter. State changes are initiated by the falling edge of the clock. The '197 has a Master Reset ( $\overline{MR}$ ) input which overrides all other inputs and asynchronously forces all outputs LOW. A Parallel Load input ( $\overline{PL}$ ) overrides clocked operations and asynchronously loads the data on the Parallel Data inputs ( $P_n$ ) into the flip-flops. This preset feature makes the circuit usable as a programmable counter. The circuit can also be used as a 4-bit latch, loading data from the Parallel Data inputs when $\overline{PL}$ is LOW and storing the data when $\overline{PL}$ is HIGH. For detail specifications and functional description, please refer to the '196 data sheet. - HIGH COUNTING RATES TYPICALLY 70 MHz - ASYNCHRONOUS PRESET - ASYNCHRONOUS MASTER RESET **ORDERING CODE:** See Section 9 | | PIN<br>OUT | COMMERCIAL GRADE | MILITARY GRADE | PKG | |--------------------|------------|------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|------| | PKGS | | $V_{CC} = +5.0 \text{ V } \pm 5\%,$<br>$T_A = 0^{\circ}\text{C to } +70^{\circ}\text{C}$ | $V_{CC} = +5.0 \text{ V} \pm 10\%,$<br>$T_A = -55^{\circ}\text{ C} \text{ to} +125^{\circ}\text{ C}$ | TYPE | | Plastic<br>DIP (P) | Α | 74197PC, 74LS197PC | | 9A | | Ceramic<br>DIP (D) | Α | 74197DC, 74LS197DC 54197DM, 54LS197E | | 6A | | Flatpak<br>(F) | Α | 74197FC, 74LS197FC | 54197FM, 54LS197FM | 31 | ## CONNECTION DIAGRAM PINOUT A #### LOGIC SYMBOL V<sub>CC</sub> = Pin 14 GND = Pin 7 #### INPUT LOADING/FAN-OUT: See Section 3 for U.L. definitions | PIN NAMES | DESCRIPTION | <b>54/74 (U.L.)</b><br>HIGH/LOW | 54/74LS (U.L.)<br>HIGH/LOW<br>1.0/1.5 | | |---------------------------------------|-------------------------------------------------|---------------------------------|---------------------------------------|--| | CP <sub>0</sub> | ÷2 Section Clock Input<br>(Active Falling Edge) | 2.0/3.0 | | | | CP <sub>1</sub> | ÷8 Section Clock Input<br>(Active Falling Edge) | 2.0/2.0 | 1.0/0.81 | | | MR | Asynchronous Master Reset Input (Active LOW) | 2.0/2.0 | 1.0/0.5 | | | P <sub>0</sub> — P <sub>3</sub> | Parallel Data Inputs | 1.0/1.0 | 0.5/0.25 | | | P <sub>0</sub> — P <sub>3</sub><br>PL | Asynchronous Parallel Load Input (Active LOW) | 1.0/1.0 | 0.5/0.25 | | | $Q_0$ | ÷2 Section Output* | 20/10 | 10/5.0<br>(2.5) | | | Q <sub>1</sub> — Q <sub>3</sub> | ÷8 Section Outputs | 20/10 | 10/5.0<br>(2.5) | | <sup>\*</sup>Qo output is guaranteed to drive the full rated fan-out plus the CP1 input. #### **MODE SELECTION TABLE** | INPUTS | | | RESPONSE | | |--------|----|----|---------------------------------|--| | MR | PL | СP | 11201 01102 | | | L | х | Х | Q <sub>n</sub> forced LOW | | | H | L | Х | P <sub>n</sub> → Q <sub>n</sub> | | | Н | Н | ~ | Count Up | | - H = HIGH Voltage Level L = LOW Voltage Level X = Immaterial #### + 16 STATE DIAGRAM ## LOGIC DIAGRAM