# **AN1149NFHK**

## 6-ch DC-DC Converter

#### ■ Overview

4 channels of step-up, 1 channel of step-down and 1 channel of step-up/down voltage, 6 channels in total have been integrated onto a single chip. Each channel can be remote-controlled and work with two dry cells. A high precision output voltage can be obtained thanks to the accurate reference of  $V_{REF}\pm 1\%$ .

#### ■ Features

- Low voltage operation (1.5 V min.)
- High precision reference voltage (±1%)
- Remote control for each channel

#### Applications

• Digital still cameras



### ■ Block Diagram



## ■ Pin Descriptions

| Pin No. | Symbol            | Description                                | Pin No. | Symbol           | Description                                       |
|---------|-------------------|--------------------------------------------|---------|------------------|---------------------------------------------------|
| 1       | SRIN              | Regulator amplifier input pin              | 27      | EO 6             | Output pin for part-6 error amplifier             |
| 2       | IN-1              | Inverse input for part-1 error amplifier   | 28      | IN+6             | Non-inverted input pin for part-6 error amplifier |
| 3       | EO 1              | Output for part-1 error amplifier          | 29      | IN-6             | Inverted input pin for part-6 error amplifier     |
| 4       | IN-2              | Inverse input for part-2 error amplifier   | 30      | EO 5             | Output pin for part-5 error amplifier             |
| 5       | SGND              | Signal GND pin                             | 31      | IN-5             | Inverted input pin for part-5 error amplifier     |
| 6       | EO 2              | Output for part-2 error amplifier          | 32      | SV <sub>CC</sub> | Supply voltage application pin for signal block   |
| 7       | FB 3              | CH 3 output voltage detection pin          | 33      | IN-4             | Inverted input pin for part-4 error amplifier     |
| 8       | IN-3              | Inverse input for part-3 error amplifier   | 34      | FB 4             | CH 4 output voltage detection pin                 |
| 9       | EO 3              | Output for part block-3 error amplifier    | 35      | EO 4             | Output pin for part-4 error amplifier             |
| 10      | PV <sub>CC1</sub> | Voltage application pin 1 for output block | 36      | UDSW             | Step-down output setup pin for CH 3               |
| 11      | PGND1             | Output GND pin 1                           | 37      | SCP              | Short-circuit protection time constant            |
| 12      | SS-1              | CH 1 soft start setting pin                |         |                  | setup capacitance connection pin for CH 2-6       |
| 13      | Out-1             | Push-pull output pin for out-1 block       | 38      | CT               | Oscillator frequency setup capacitor              |
| 14      | V <sub>BAT</sub>  | Battery voltage application pin            |         |                  | connection pin                                    |
| 15      | SS-2              | CH 2 soft start setting pin                | 39      | RT               | Oscillator frequency setup resistor               |
| 16      | Out-2             | Totem pole output pin for out-2 block      |         |                  | connection pin                                    |
| 17      | SS-3              | CH 3 soft start setting pin                | 40      | V <sub>REF</sub> | Reference voltage output pin                      |
| 18      | Out-3             | Totem pole output pin for out-3 block      | 41      | SCP 1            | Output short-circuit protection time constant     |
| 19      | Out-4             | Totem pole output pin for out-4 block      |         |                  | setup capacitor connection pin for CH 1           |
| 20      | SS-4              | CH 4 soft start setting pin                | 42      | CTL 6            | CH 6. on-off control pin                          |
| 21      | Out-5             | Totem pole output pin for out-5 block      | 43      | CTL 5            | CH 5. on-off control pin                          |
| 22      | SS-5              | CH 5 soft start setting pin                | 44      | CTL 34           | CH 3, CH 4. on-off control pin                    |
| 23      | Out-6             | Totem pole output pin for out-6 block      | 45      | CTL 2            | CH 2. on-off control pin                          |
| 24      | SS-6              | CH 6 soft start setting pin                | 46      | CTL 1            | CH 1. on-off control pin                          |
| 25      | PGND2             | Output GND pin 2                           | 47      | SRFB             | Regulator amplifier output voltage detection pin  |
| 26      | PV <sub>CC2</sub> | Voltage application pin 2 for output block | 48      | SRDV             | Regulator amplifier drive pin                     |

## ■ Absolute Maximum Ratings

| Parameter                                                                     | Symbol            | Rating                      | Unit |
|-------------------------------------------------------------------------------|-------------------|-----------------------------|------|
| Supply voltage                                                                | $SV_{CC}$         | 9.2                         | V    |
| Power V <sub>CC1</sub> allowable application voltage                          | PV <sub>CC1</sub> | 9.2                         | V    |
| Power $V_{CC2}$ allowable application voltage                                 | PV <sub>CC2</sub> | 9.2                         | V    |
| Battery input allowable application voltage                                   | $V_{BAT}$         | 9.2                         | V    |
| Allowable application voltage to regulator output voltage detection input pin | V <sub>SRFB</sub> | $\mathrm{SV}_{\mathrm{CC}}$ | V    |

Note) 1. Do not apply external currents or voltages to any pins not specifically mentioned.

For the circuit currents, '+' denotes current flowing into the IC, and '-' denotes current flowing out of the IC.

<sup>2.</sup> Except for the power dissipation, operating ambient temperature and storage temperature, all ratings are for  $T_a = 25^{\circ} C$ .

AN1149NFHK Panasonic

## ■ Absolute Maximum Ratings (continued)

| Parameter                                                         | Symbol             | Rating                      | Unit |
|-------------------------------------------------------------------|--------------------|-----------------------------|------|
| Step up / down switch input allowable application voltage *2      | V <sub>UDSW</sub>  | $\mathrm{SV}_{\mathrm{CC}}$ | V    |
| Allowable application voltage to output voltage detection input 3 | $V_{FB3}$          | $\mathrm{SV}_{\mathrm{CC}}$ | V    |
| Allowable application voltage to output voltage detection input 4 | $V_{\mathrm{FB4}}$ | $\mathrm{SV}_{\mathrm{CC}}$ | V    |
| Allowable application voltage to control input 1                  | V <sub>CTL1</sub>  | $ m V_{BAT}$                | V    |
| Allowable application voltage to control input 2                  | V <sub>CTL2</sub>  | $\mathrm{SV}_{\mathrm{CC}}$ | V    |
| Allowable application voltage to control input 3, 4               | V <sub>CTL34</sub> | $\mathrm{SV}_{\mathrm{CC}}$ | V    |
| Allowable application voltage to control input 5                  | V <sub>CTL5</sub>  | $\mathrm{SV}_{\mathrm{CC}}$ | V    |
| Allowable application voltage to control input 6                  | V <sub>CTL6</sub>  | $\mathrm{SV}_{\mathrm{CC}}$ | V    |
| Error amplifier allowable application voltage to input pin        | V <sub>IN</sub>    | – 0.2 to SV <sub>CC</sub>   | V    |
| Supply current                                                    | I <sub>CC</sub>    | _                           | mA   |
| Output 2 allowable peak current                                   | I <sub>OP2</sub>   | ±400                        | mA   |
| Output 3 allowable peak current                                   | I <sub>OP3</sub>   | ±400                        | mA   |
| Output 4 allowable peak current                                   | I <sub>OP4</sub>   | ±400                        | mA   |
| Output 5 allowable peak current                                   | I <sub>OP5</sub>   | ±400                        | mA   |
| Output 6 allowable peak current                                   | I <sub>OP6</sub>   | ±400                        | mA   |
| Output 1 allowable sequence current                               | I <sub>O1</sub>    | -50                         | mA   |
| Output 2 allowable sequence current                               | $I_{O2}$           | ±100                        | mA   |
| Output 3 allowable sequence current                               | $I_{O3}$           | ±100                        | mA   |
| Output 4 allowable sequence current                               | I <sub>O4</sub>    | ±100                        | mA   |
| Output 5 allowable sequence current                               | I <sub>O5</sub>    | ±100                        | mA   |
| Output 6 allowable sequence current                               | I <sub>O6</sub>    | ±100                        | mA   |
| Reference voltage allowable application current                   | $I_{REF}$          | -5                          | mA   |
| Power dissipation *1                                              | $P_{\mathrm{D}}$   | 160                         | mW   |
| Operating ambient temperature                                     | T <sub>opr</sub>   | -20 to +85                  | °C   |
| Storage temperature                                               | T <sub>stg</sub>   | -55 to +125                 | °C   |

Note) 1. Do not apply external currents or voltages to any pins not specifically mentioned.

For the circuit currents, '+' denotes current flowing into the IC, and '-' denotes current flowing out of the IC.

- 2. Except for the power dissipation, operating ambient temperature and storage temperature, all ratings are for  $T_a = 25$  °C.
- 3.  $*1: T_a = 85$ °C. For the independent IC without a heat sink. Note that applications must observe the derating curve for the relationship between the IC power consumption and the ambient temperature.
  - \*2: Allowable application voltage shall be 8.2 V or less when  $SV_{CC} \ge 8.2 \text{ V}$ .

## ■ Recommended Operating Range

| Parameter      | Symbol           | Range    | Unit |
|----------------|------------------|----------|------|
| Supply voltage | $V_{BAT}$        | 1.5 to 9 | V    |
|                | SV <sub>CC</sub> | 4.5 to 9 | V    |

#### ■ Recommended Operating Conditions

| Parameter                                                  | Symbol                 | Range        | Unit |
|------------------------------------------------------------|------------------------|--------------|------|
| Out-1 source current                                       | I <sub>OUT1</sub>      | 30 (max.)    | mA   |
| Out-2 to Out-6 peak current                                | I <sub>OUT2 to 6</sub> | -400 to 400  | mA   |
| Timing resistance                                          | R <sub>T</sub>         | 8 to 100     | kΩ   |
| Timing capacitance                                         | $C_{T}$                | 560 (fixed)  | pF   |
| Oscillation frequency                                      | f <sub>OUT</sub>       | 100 to 1000  | kHz  |
| Short-circuit protection time constant setting capacitance | C <sub>SCP1, 2</sub>   | 1 000 (min.) | pF   |

# $\blacksquare \ \, \text{Electrical Characteristics at } V_{BAT} = 3 \,\, V, \, SV_{CC} = PV_{CC1} = PV_{CC2} = 5 \,\, V, \, C_{REF} = 0.1 \,\, \mu F, \, T_a = 25 ^{\circ} C$

| Parameter                                 | Symbol                                  | Conditio                                    | ns                      | Min        | Тур  | Max   | Unit |
|-------------------------------------------|-----------------------------------------|---------------------------------------------|-------------------------|------------|------|-------|------|
| Reference voltage                         |                                         |                                             |                         |            |      |       | _    |
| Reference voltage                         | V <sub>REF</sub>                        | $I_{REF} = -0.1 \text{ mA}$                 |                         | 1.247      | 1.26 | 1.273 | V    |
| Line regulation                           | Line                                    | $V_{CC} = 4.5 \text{ V to } 9 \text{ V}$    |                         | _          | 3    | 20    | mV   |
| Load regulation                           | Load                                    | $I_{REF} = -0.1 \text{ mA to}$              | -1 mA                   | -20        | -5   | _     | mV   |
| SV <sub>CC</sub> low voltage protection   | SV <sub>CC</sub> low voltage protection |                                             |                         |            |      |       |      |
| Circuit operation start voltage           | SV <sub>CCON</sub>                      |                                             |                         | 3.9        | 4.1  | 4.3   | V    |
| Circuit operation stop voltage            | SV <sub>CCOFF</sub>                     |                                             |                         | 3.7        | 3.9  | 4.1   | V    |
| V <sub>BAT</sub> low voltage protection   |                                         |                                             |                         |            |      |       |      |
| Circuit operation start voltage           | V <sub>BATON</sub>                      |                                             |                         | 1.36       | 1.43 | 1.5   | V    |
| Circuit operation stop voltage            | V <sub>BATOFF</sub>                     |                                             |                         | 1.33       | 1.39 | 1.45  | V    |
| Oscillator                                | Oscillator                              |                                             |                         |            |      |       |      |
| CH 1 oscillation frequency at startup     | $f_{ST}$                                | CT = 560  pF                                |                         | 55         | 80   | 105   | kHz  |
|                                           |                                         | $SV_{CC} = PV_{CC1} = PV$                   | $I_{CC2} = 1 \text{ V}$ |            |      |       |      |
| CH 1 to CH 6 oscillation frequency        | f <sub>OUT1 to 6</sub>                  | $RT = 20 \text{ k}\Omega$                   |                         | 490        | 540  | 590   | kHz  |
| Output block                              |                                         | CT = 560  pF                                |                         |            |      |       |      |
|                                           | 5                                       | DT 2010                                     | CIT 4                   | 70         | 0.4  | 00    | ~    |
| CH 1 to CH 6 output maximum               | D <sub>U1 to 6</sub>                    | $RT = 20 \text{ k}\Omega$                   | CH 4                    | 78         | 84   | 90    | %    |
| duty ratio                                |                                         | CT = 560  pF                                | except CH 4             | 82         | 88   | 94    | %    |
| CH 1 output duty ratio at startup         | D <sub>UST</sub>                        | CT = 560  pF                                |                         | 60         | 68   | 76    | %    |
|                                           |                                         | $SV_{CC} = PV_{CC1} = PV$                   | $T_{CC2} = 1 \text{ V}$ |            |      |       |      |
| Output high voltage 1 (CH 1)              | V <sub>OH1</sub>                        | $I_{OUT1} = 20 \text{ mA}$                  |                         | $V_{CC}-2$ |      | _     | V    |
| Output source current                     | I <sub>OL1</sub>                        | $V_{OUT1} = 0.7 \text{ V}$                  |                         | 20         | _    | _     | mA   |
| Output high voltage 2 to 6 (CH 2 to CH 6) | V <sub>OH2 to 6</sub>                   | $I_{OUT2 \text{ to } 6} = -0.1 \text{ m/s}$ | 1                       | $V_{CC}-1$ | _    | _     | V    |
| Output low voltage 2 to 6 (CH 2 to CH 6)  | V <sub>OL2 to 6</sub>                   | $I_{OUT2 \text{ to } 6} = 0.1 \text{ mA}$   |                         | _          | _    | 1     | V    |

| Parameter                                                   | Symbol                 | Conditions                                        | Min                 | Тур    | Max    | Unit |
|-------------------------------------------------------------|------------------------|---------------------------------------------------|---------------------|--------|--------|------|
| Output block (continued)                                    |                        |                                                   | '                   |        |        |      |
| Output high voltage at standby (CH 3, CH 4)                 | V <sub>OHS3, 4</sub>   | $I_{OUT3, 4} = -0.1 \text{ mA}$                   | V <sub>CC</sub> – 1 | _      | _      | V    |
| Output low voltage at standby (CH 2, CH 3, CH 5, CH 6)      | V <sub>OLS2 to 6</sub> | $I_{OUT2, 3, 5, 6} = 0.1 \text{ mA}$              | _                   |        | 1.0    | V    |
| CH 3 output setup block                                     |                        |                                                   | '                   |        |        |      |
| Threshold voltage                                           | V <sub>CTH</sub>       |                                                   | 1.56                | 1.96   | 2.36   | V    |
| Error amplifier (CH 1 to CH 6)                              |                        |                                                   | '                   |        |        |      |
| Input threshold voltage 1 to 6                              | V <sub>TH1 to 6</sub>  |                                                   | 1.241               | 1.26   | 1.279  | V    |
| Input bias current 2, 5, 6                                  | I <sub>B2, 5, 6</sub>  |                                                   | - 0.22              | - 0.12 | _      | μΑ   |
| High-level output voltage 1 to 6                            | V <sub>EH1 to 6</sub>  |                                                   | 1.0                 |        | _      | V    |
| Low-level output voltage 1 to 6                             | V <sub>EL1 to 6</sub>  |                                                   | _                   |        | 0.2    | V    |
| Output source current 1 to 6                                | I <sub>SO1 to 6</sub>  |                                                   | -45                 | -38    | -32    | μΑ   |
| Output sink current 1 to 6                                  | I <sub>SI1 to 6</sub>  |                                                   | 0.5                 |        | _      | mA   |
| CH 6 offset voltage                                         | V <sub>OFF6</sub>      |                                                   | -6                  |        | 6      | mV   |
| CH 1, CH 3, CH 4 output detection resistance division ratio | R <sub>O1, 3, 4</sub>  |                                                   | -1                  | _      | 1      | %    |
| CH 1 short-circuit protection circui                        | t block                |                                                   |                     |        |        |      |
| Pin voltage at standby                                      | V <sub>STB1</sub>      |                                                   |                     | _      | 0.1    | V    |
| Latch threshold voltage                                     | V <sub>LTH1</sub>      |                                                   | 0.27                | 0.3    | 0.33   | V    |
| Pin voltage at latch operation                              | V <sub>SLT1</sub>      |                                                   | _                   |        | 0.1    | V    |
| Charge current                                              | I <sub>CHG1</sub>      | $V_{SCP1} = 0 V$                                  | -3.1                | -2.4   | -1.7   | μΑ   |
| CH 2 to CH 6 short-circuit protecti                         | on circuit             | block                                             |                     |        |        |      |
| Pin voltage at standby                                      | V <sub>STB1</sub>      |                                                   |                     | _      | 0.1    | V    |
| Latch threshold voltage 2 to 6                              | V <sub>LTH2 to 6</sub> |                                                   | 0.8                 | 0.9    | 1.0    | V    |
| Pin voltage 2 to 6 at latch operation                       | V <sub>SLT2 to 6</sub> |                                                   |                     |        | 0.1    | V    |
| Charge current                                              | I <sub>CHG1</sub>      | $V_{SCP} = 0 V$                                   | -1.53               | -1.2   | - 0.87 | μΑ   |
| Control                                                     |                        |                                                   |                     |        |        |      |
| Pin current<br>(CH 2, CH 34, CH 5, CH 6)                    | I <sub>CTL2 to 6</sub> |                                                   | -1.53               | -1.2   | - 0.87 | μA   |
| CH 1 threshold voltage                                      | V <sub>CTL1</sub>      |                                                   |                     | 1.0    | 1.5    | V    |
| CH 2, CH 34, CH 5, CH 6 threshold voltage                   | V <sub>CTL2 to 6</sub> |                                                   | 1.07                | 1.26   | 1.45   | V    |
| Regulator amplifier                                         | 1                      |                                                   |                     |        |        |      |
| Output high voltage                                         | V <sub>HRA</sub>       | $V_{CC} = 5 \text{ V}$ $I_{SRDV} = 10 \text{ mA}$ |                     |        | 1      | V    |
| Pin voltage when external PNP transistor is connected       | V <sub>RA</sub>        | $SV_{CC} = 5.5 \text{ V to } 7.5 \text{ V}$       | 4.9                 | 5.0    | 5.1    | V    |
| Output detection resistance division ratio                  | ROR                    |                                                   | -1                  |        | 1      | %    |

# $\blacksquare \ \, \text{Electrical Characteristics at } V_{BAT} = 3 \ V, \\ SV_{CC} = PV_{CC1} = PV_{CC2} = 5 \ V, \\ C_{REF} = 0.1 \ \mu F, \\ T_a = 25 ^{\circ}C \ (\text{continued})$

| Parameter                      | Symbol              | Conditions                                                                         | Min | Тур | Max | Unit |
|--------------------------------|---------------------|------------------------------------------------------------------------------------|-----|-----|-----|------|
| Current consumption            |                     |                                                                                    |     |     |     |      |
| Current consumption at startup | I <sub>BAT</sub>    | $V_{BAT} = 3 V$<br>$SV_{CC} = 1 V$                                                 | _   | 440 | 655 | μΑ   |
| Average current consumption    | I <sub>CC(AV)</sub> | Duty = 50%                                                                         | _   | 9   | 12  | mA   |
| Standby current                | $I_{SB}$            | $V_{BAT} = 3 \text{ V}, \text{ SV}_{CC} = 1 \text{ V}$<br>$V_{CTL1} = 0 \text{ V}$ | 34  | 42  | 50  | μΑ   |

#### • Design reference data

Note) The characteristics listed below are theoretical values based on the IC design and are not guaranteed.

| Parameter                                           | Symbol             | Conditions                                                          | Min  | Тур  | Max  | Unit |
|-----------------------------------------------------|--------------------|---------------------------------------------------------------------|------|------|------|------|
| Reference voltage                                   |                    |                                                                     |      |      |      |      |
| V <sub>REF</sub> temperature characteristics        | V <sub>REFdT</sub> | $T_a = -20^{\circ} \text{C to } 85^{\circ} \text{C}$                | -1.5 |      | +1.5 | %    |
| RT pin voltage                                      | V <sub>RT</sub>    |                                                                     |      | 0.7  |      | V    |
| SV <sub>CC</sub> low voltage protection             |                    |                                                                     |      | •    |      |      |
| Voltage difference between operation start and stop | $\Delta SV_{CC}$   | $SV_{CCON} - SV_{CCOFF} > 0$                                        |      | 0.2  |      | V    |
| V <sub>BAT</sub> low voltage protection             |                    |                                                                     |      |      |      |      |
| Voltage difference between operation start and stop | $\Delta V_{BAT}$   | $V_{BATON} - V_{BATOFF} > 0$                                        |      | 0.04 |      | V    |
| Error amplifier (CH 1 to CH 6)                      |                    |                                                                     | '    | •    | -    |      |
| VTH temperature characteristics                     | V <sub>THdT</sub>  | $T_a = -30$ °C to $85$ °C                                           | -1.5 |      | +1.5 | %    |
| Open loop gain                                      | $A_{V}$            |                                                                     |      | 80   |      | dB   |
| Oscillator                                          |                    |                                                                     | ·    | •    |      |      |
| Frequency supply voltage characteristics            | $f_{dV}$           | $V_{CC} = 4.5 \text{ V to 9 V}$<br>RT = 20 k $\Omega$ , CT = 560 pF | -16  |      | +16  | %    |
| Frequency temperature characteristics               | f <sub>dT</sub>    | $T_a = -30$ °C to 85°C<br>RT = 20 k $\Omega$ , CT = 560 pF          | -3   |      | +3   | %    |
| Short-circuit protection circuit                    |                    |                                                                     | '    |      |      |      |
| Comparator threshold voltage                        | V <sub>THS</sub>   |                                                                     |      | 1.26 |      | V    |
| Control (CTL 1)                                     |                    |                                                                     |      | •    |      |      |
| CTL 1 pin current                                   | I <sub>CTL1</sub>  | $V_{CTL1} = 3 V$                                                    |      | 230  |      | μΑ   |

## ■ Terminal Equivalent Circuits

| Pin No. | Equivalent circuit                                       | Description                                                                                                                                                                                        | I/O |
|---------|----------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
| 1       | $SV_{CC}$ $SRFB$ $37.4 k\Omega$ $V_{REF}$ $12.6 k\Omega$ | SRIN: Output voltage detection pin / inverting input pin for regulator amplifier. 12.6 k $\Omega$ built in between SRIN and SGND, 37.4 k $\Omega$ between SRIN and SRFB.                           | I   |
| 2       | SV <sub>CC</sub><br>37.4 kΩ V <sub>REF</sub><br>12.6 kΩ  | IN–1: Non-inverting input pin for CH 1 error amplifier 1.   12.6 k $\Omega$ built in between IN-1 and SGND, and 37.4 k $\Omega$ between IN-1 and SV <sub>CC</sub> . Set CH 1, DC-DC output to 5 V. | I   |
| 3       | V <sub>REF</sub> 38 μA  30 μο.5 mA                       | EO 1: Output pin for CH 1 error amplifier. Source current: -38 μA, sink current: min. 0.5 mA.                                                                                                      | 0   |
| 4       | SV <sub>CC</sub> V <sub>REF</sub>                        | IN-2: Non-inverting input pin for CH 2 error amplifier.                                                                                                                                            | I   |
| 5       | (5)                                                      | SGND :<br>Signal GND pin.                                                                                                                                                                          | _   |
| 6       | V <sub>REF</sub> 38 μA 6 1N-2 0.5 mA                     | EO 2 : Output pin for CH 2 error amplifier. Source current: –38 μA, sink current: min. 0.5 mA.                                                                                                     | O   |

| Pin No. | Equivalent circuit                                      | Description                                                                                                                                                                                                                                                              | I/O |
|---------|---------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
| 7       | SV <sub>CC</sub> 7 20.4 kΩ  12.6 kΩ  12.6 kΩ            | FB 3: CH 3 output voltage detection pin.   12.6 k $\Omega$ built in between IN-3 and SGND, and 20.4 k $\Omega$ between IN-3 and FB 3. DC-DC output of CH 3 is set to 3.3 V.   IN-3: Non-inverting input pin for CH 3 error amplifier 3.                                  | I   |
| 9       | V <sub>REF</sub><br>38 μΑ<br>9<br>1N-3                  | EO 3 : Output pin for CH 3 error amplifier. Source current: –38 μA, sink current: min. 0.5 mA.                                                                                                                                                                           | O   |
| 10      |                                                         | PV <sub>CC1</sub> : CH 1, CH 2 power supply pin for output block.                                                                                                                                                                                                        | _   |
| 11      |                                                         | PGND1:<br>CH 1, CH 2 output block GND pin.                                                                                                                                                                                                                               | _   |
| 12      | V <sub>REF</sub> • EO 1 CT<br>43.8 kΩ   PWM1<br>56.2 kΩ | $SS~1: \\ CH~1~soft~start~time~setting~pin.~Connect~a~capacitor~between~this~pin~and~GND.~CH~1~max.~duty~ratio~is~set~to~88\%~(in-house),~but~max.~of~on~period~can~be~adjusted~by~connecting~a~resistor~between~this~pin~and~V_{REF}~pin.~See~Application~Notes~[3]~8.$ | I   |
| 13      | OSC - 13  a) at start-up  b) at PWM control             | Out 1: Output SW Tr. driver pin at start-up and pushpull output pin at PWM control. Absolute maximum rating of output source current at PWM is -50 mA.                                                                                                                   | O   |
| 14      |                                                         | $V_{BAT}$ : Battery voltage application pin.                                                                                                                                                                                                                             | _   |

| Pin No. | Equivalent circuit                                                                  | Description                                                                                                                                                                                                                                                                 | I/O |
|---------|-------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
| 15      | $V_{REF} \circ EO 2 CT$ $43.8 \text{ k}\Omega$ $15$ $56.2 \text{ k}\Omega$          | SS 2: CH 2 soft start time setting pin. Connect a capacitor between this pin and GND. CH 2 max. duty ratio is set to 88% (in-house), but max. of on period can be adjusted by connecting a resistor between this pin and V <sub>REF</sub> pin. See Application Notes [3] 8. | I   |
| 16      | SV <sub>CC1</sub> (16)                                                              | Out 2: Totem pole type output pin. Normal output current ±100 mA and a peak current ±400 mA can be taken out.                                                                                                                                                               | O   |
| 17      | $V_{REF} \longrightarrow EO 3 CT$ $43.8 k\Omega$ $17$ $56.2 k\Omega$                | SS 3: CH 3 soft start time setting pin. Connect a capacitor between this pin and GND. CH 3 max. duty ratio is set to 88% (in-house), but max. of on period can be adjusted by connecting a resistor between this pin and V <sub>REF</sub> pin. See Application Notes [3] 8. | I   |
| 18      | SV <sub>CC2</sub>                                                                   | Out 3: Totem pole type output pin. Normal output current ±100 mA and a peak current ±400 mA can be taken out.                                                                                                                                                               | O   |
| 19      | SV <sub>CC2</sub>                                                                   | Out 4: Totem pole type output pin. Normal output current ±100 mA and a peak current ±400 mA can be taken out.                                                                                                                                                               | O   |
| 20      | $V_{REF} \circ EO 4 CT$ $43.8 k\Omega$ $20$ $+$ $+$ $+$ $+$ $+$ $+$ $+$ $+$ $+$ $+$ | SS 4: CH 4 soft start time setting pin. Connect a capacitor between this pin and GND. CH 4 max. duty ratio is set to 84% (in-house), but max. of on period can be adjusted by connecting a resistor between this pin and V <sub>REF</sub> pin. See Application Notes [3] 8. | I   |

| Pin No. | Equivalent circuit                                             | Description                                                                                                                                                                                                                                                                 | I/O |
|---------|----------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
| 21      | SV <sub>CC2</sub> ——————————————————————————————————           | Out 5: Totem pole type output pin. Normal output current ±100 mA and a peak current ±400 mA can be taken out.                                                                                                                                                               | 0   |
| 22      | $V_{REF}$ EO 5 CT  43.8 k $\Omega$ $22$ $56.2 \text{ k}\Omega$ | SS 5: CH 5 soft start time setting pin. Connect a capacitor between this pin and GND. CH 5 max. duty ratio is set to 88% (in-house), but max. of on period can be adjusted by connecting a resistor between this pin and $V_{REF}$ pin. See Application Notes [3] 8.        | I   |
| 23      | SV <sub>CC2</sub> ———————————————————————————————————          | Out 6: Totem pole type output pin. Normal output current ±100 mA and a peak current ±400 mA can be taken out.                                                                                                                                                               | O   |
| 24      | $V_{REF}$ EO 6 CT  43.8 k $\Omega$ $24$ $56.2 \text{ k}\Omega$ | SS 6: CH 6 soft start time setting pin. Connect a capacitor between this pin and GND. CH 6 max. duty ratio is set to 88% (in-house), but max. of on period can be adjusted by connecting a resistor between this pin and V <sub>REF</sub> pin. See Application Notes [3] 8. | I   |
| 25      | 25)————————————————————————————————————                        | PGND2:<br>CH 3 to CH 6 output block GND pin.                                                                                                                                                                                                                                | _   |
| 26      | 26                                                             | PV <sub>CC2</sub> : CH 3 to CH 6 power supply pin for output block.                                                                                                                                                                                                         | _   |
| 27      | V <sub>REF</sub> 38 μA 27 1N-6 0.5 mA                          | EO 6: Output pin for CH 6 error amplifier. Source current: -38 μA, sink current: min. 0.5 mA.                                                                                                                                                                               | O   |

| Pin No. | Equivalent circuit                           | Description                                                                                                                                                                |   |  |  |
|---------|----------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|--|--|
| 28      | sv <sub>cc</sub>                             | IN+6: Inverting input pin for CH 6 error amplifier.                                                                                                                        | I |  |  |
| 29      | 29 - 28 - 3                                  | IN-6: Non-inverting input pin for CH 6 error amplifier.                                                                                                                    | I |  |  |
| 30      | $V_{REF}$ $V_{REF}$ $38 \mu A$ $30$ $0.5 mA$ | EO 5 : Output pin for CH 5 error amplifier. Source current: –38 μA, sink current: min. 0.5 mA.                                                                             | O |  |  |
| 31      | SV <sub>CC</sub> 31  V <sub>REF</sub>        | IN-5: Non-inverting input pin for CH 5 error amplifier.                                                                                                                    | I |  |  |
| 32      | 32                                           | SV <sub>CC</sub> : Power supply pin for signal block.                                                                                                                      | _ |  |  |
| 33      | SV <sub>CC</sub>                             | IN-4:<br>Non-inverting input pin for CH 4 error amplifier.                                                                                                                 | I |  |  |
| 34      | 12.4 kΩ V <sub>REF</sub> 12.6 kΩ             | FB 4 : CH 4 output voltage detection pin. 12.6 k $\Omega$ built in between IN-4 and SGND, and 12.4 k $\Omega$ between IN-4 and FB 3. DC-DC output of CH 4 is set to 2.5 V. | I |  |  |
| 35      | V <sub>REF</sub> 38 μΑ  35)  1N-4  10.5 mA   | EO 4: Output pin for CH 4 error amplifier. Source current: –38 μA, sink current: min. 0.5 mA.                                                                              | O |  |  |

| Pin No. | Equivalent circuit                                     | Description                                                                                                                                                                                                                                          | I/O |
|---------|--------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
| 36      | SV <sub>CC</sub> Step up Step down                     | UDSW: CH 3 step down / step-up output setup pin. N-channel drive and voltage step-up operation with UDSW of SV <sub>CC</sub> potential, P-channel drive and voltage step-down operation with UDSW of GND potential.                                  | I   |
| 37      | SV <sub>CC</sub> 1.2 μA  LACH S R Q  Output cutoff  37 | SCP: A capacitor connecting pin to set a time constant of timer latch short-circuit protection circuit to protect from CH 2 to CH 6 output short circuit. Use within 1 000 pF or more of capacitance. Charged current $I_{CHG}$ is 1.2 $\mu A$ typ.  | 0   |
| 38      | at start-up  VBAT  at PWM control  SVCC  LACH  S R Q   | CT: Frequency setting capacitor connecting pin for start-up and for PWM control. 80 kHz fixed inside at startup, and use in the range of 100 kHz to 1 MHz by setting up the resistor at RT pin in PWM control. Here, use the 560 pF fixed capacitor. | O   |
| 39      | Dischavging current circuit 0.7 V                      | RT: Frequency setting resistor connection pin at PWM control. Use within 100 kHz to 1 MHz of oscillation frequency using a 8 k $\Omega$ to 100 k $\Omega$ resistor in combination with the capacitor at CT pin.                                      | O   |
| 40      | SV <sub>CC</sub> —40                                   | $V_{REF}$ : Inner reference voltage output pin. Reference voltage is 1.26 V±1% at $I_{REF}$ = $-$ 0.1 mA, and $SV_{CC}$ = 5 V. Connect a capacitor of 0.1 $\mu F$ or more between $V_{REF}$ and GND for phase compensation.                          | 0   |

| Pin No. | Equivalent circuit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Description                                                                                                                                                                                                                                 | I/O |
|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
| 41      | V <sub>BAT</sub><br>2.4 µA<br>S R Q Output<br>cut-off  41                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | SCP1 : A capacitor connecting pin to set the time constant of a timer latch short circuit protection circuit at CH 1 output short circuit. Use the IC within 1000 pF or more of capacitance. Charged current $I_{CHG1}$ is 2.4 $\mu A$ typ. | 0   |
| 42      | SV <sub>CC</sub>   1.2 μA   High CH 6 operating   O | CTL 6: CH 6 on-off control pin. By connecting a capacitor between this pin and GND, you can make delay for a rise time. Input voltage range at on / off control by outer signal is 0 to SV <sub>CC</sub> .                                  | I   |
| 43      | SV <sub>CC</sub> 1.2 μA  High CH 5 operating                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | CTL 5: CH 5 on-off control pin. By connecting a capacitor between this pin and GND, you can make delay for a rise time. Input voltage range at on / off control by outer signal is 0 to SV <sub>CC</sub> .                                  | I   |
| 44      | SV <sub>CC</sub> 1.2 μA  High CH 3, 4 operating                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | CTL 34: CH 3, CH 4 on-off control pin. By connecting a capacitor between this pin and GND, you can make delay for a rise time. Input voltage range at on / off control by outer signal is 0 to SV <sub>CC</sub> .                           | I   |
| 45      | SV <sub>CC</sub> 1.2 μA  High CH 2 operating  (45)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | CTL 2: CH 2 on-off control pin. By connecting a capacitor between this pin and GND, you can make delay for a rise time. Input voltage range at on / off control by outer signal is 0 to SV <sub>CC</sub> .                                  | I   |

# **Panasonic**

## ■ Terminal Equivalent Circuits (continued)

| Pin No. | Equivalent circuit                                                                                  | Description                                                                                                                                                                                                                                          | I/O |
|---------|-----------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
| 46      | Inner circiut start/stop $10 \text{ k}\Omega$                                                       | CTL 1: On / off control pin for all CHs and CH 1. Inner circuit and CH 1 output start at $V_{CTL1} \ge 1  V$ typ. Standby current at $V_{CTL1}$ of off is 42 $\mu$ A typ. at $V_{BAT} = 3  V$ . Input voltage range of CTL 1 pin is 0 to $V_{BAT}$ . | I   |
| 47      | SV <sub>CC</sub> SRIN V <sub>REF</sub> 47                                                           | $SRDV: \\ External PNP \ transistor \ driving \ pin \ for \ a \ regulator \ amplifier. \\ The \ sink \ current \ capability \ is \ more \ than \ 10 \ mA \ and \ a \ pull-up \ resistor \ of \ 200 \ k\Omega \ to \ SV_{CC}$ is built in.            | 0   |
| 48      | $\begin{array}{c} 48 \\ 37.4 \text{ k}\Omega \\ \text{SRIN} \\ 12.6 \text{ k}\Omega \\ \end{array}$ | SRFB: Output voltage detection input pin in regulator amplifier. There are built in 12.6 k $\Omega$ between SRIN and SGND, 37.4 k $\Omega$ between SRIN and SRFB and regulator output is set to 5 V.                                                 | I   |

## ■ Application Notes

## [1] $P_D - T_a$ curves of TQFP048-P-0707B



AN1149NFHK Panasonic

#### ■ Application Notes (continued)

#### [2] Usage Notes

CH 1 operates first and steps up input voltage to 5 V allowing a low input power operation from 1.5 V. This 5 V for CH 1 is used as supply voltage for entire IC. Since the protection circuit is designed for the above operation, you are required to refrain from using for other than the application circuit. For instance, do not use in applying the voltage directly to SV<sub>CC</sub>.

#### 2. Power dissipation

Power dissipation  $P_D$  is proportionate to supply voltage and varies according to CH 1 output load, FET input capacitance of CH 1 to CH 6 and oscillation frequency, etc. On use, refer to the  $P_D - T_a$  curve and be careful not to exceed power dissipation of the package, according to the following equation:

$$P = (SV_{CC} - V_{BEQ1} - \frac{V_{OUT1} \times I_{OUT1} \times R_{OUT}}{h_{feQ1} \times V_{BAT}}) \times \frac{(V_{OUT1} - V_{BAT}) \times I_{OUT}}{h_{feQ1} \times V_{BAT}} + 5 \times SV_{CC} \times Ciss \times f$$

$$+ SV_{CC} \times I_{CC} + V_{BAT} \times I_{BAT} < Pd$$

V<sub>BEQ1</sub>: Base-emitter voltage of CH 1 NPN transistor

 $H_{\rm feQ1}~:$  Current amplification ratio of CH 1 NPN transistor  $R_{\rm OUT}~:$  Bias current limit resistance to CH 1 NPN transistor

Ciss : Input capacitance of CH 2 to CH 6 output connecting FET

f : Oscillation frequency

I<sub>CC</sub> : SV<sub>CC</sub>, PV<sub>CC1</sub>, PV<sub>CC2</sub> pin current

 $I_{BAT}$ :  $V_{BAT}$  pin current

#### [3] Function descriptions

#### 1. Reference voltage block

The reference voltage block is constructed with a band gap circuit and it outputs temperature-compensated reference of 1.26 V typ. and of precision  $\pm 1\%$ . The reference voltage is stabilized with 4.5 V or more of supply voltage. It is also used as reference for an error amplifier 1 to 6 and the regulator amplifier as well.

#### 2. The triangular wave generator block

#### a) At start-up

Due to the capacitor 560 pF connected to CT pin (pin 38), a triangle wave of approx. 0.76 V high, 0.69 V low and frequency of 80 kHz is generated.

#### b) A PWM operation

When  $SV_{CC}$  potential reaches 4.1 V typ. by start of CH 1, the oscillation switches to a saw-tooth wave of approx. 0.76 V high and approx. 0.3 V low from start oscillation due to a timing capacitor and RT pin (pin 39) connection resistor. And it is connected to non-inverting input of PWM comparator IC inside. An oscillation frequency abruptly can be set 100 kHz to max. 1 MHz by the external RT pin-connected resistor.



Figure 1-1. Triangular oscillation waveform

Panasonic AN1149NFHK

#### ■ Application Notes (continued)

- [3] Function descriptions (continued)
  - 2. The triangular wave generator block (continued)



Figure 1-2. The operation from startup to PWM control

Moreover, please calculate the oscillation frequency from below equation.

$$\begin{split} f \approx & \frac{4 \times V_{RT}}{RT \times CT \times (V_{CTH} - V_{CTL})} \approx \frac{1.09 \times 10^{10}}{RT} \text{ [Hz]} \\ *V_{RT} \approx 0.7 \text{ V, CT} = 560 \text{ pF, V}_{CTH} - V_{CTL} \approx 0.46 \text{ V} \end{split}$$

As the above formula is intended to calculate the oscillation frequency of 540 kHz in the product specifications, a rapid charging time at frequency change, overshoot and undershoot amount are not considered. The calculated value in the above formula is no more than estimation. In this respect, your final confirmation better be done by using an actual product. See "Application Note [4] Characteristic curves" for the characteristics of oscillation frequency vs. RT pin resistance.

Note) When setting an oscillation frequency, never fail to set a timing capacitor connected to CT pin (pin 38) to 560 pF, and set with RT pin connecting resistor.

3. V<sub>BAT</sub> operation error prevention circuit at a low input voltage

It protects the system from damage or deterioration due to operation error of control in a transient state of  $V_{BAT}$  start or halt. From the rise of  $V_{BAT}$  up to 1.43 V typ, set SCP 1 pin (pin 41) to 0 V and cut off the bias to a startup oscillation circuit so as to halt CH 1 output completely.

4. SV<sub>CC</sub> operation error prevention circuit at a low input voltage

This circuit protects from damage or deterioration of the system due to operation error of control in an IC self bias forming and transient state by starting and halting CH 1. It also sets SCP pin (pin 37), each SS pin (pin 12, pin 15, pin 17, pin 20, pin22 and pin 24) and each EO pin (pin 3, pin 6, pin 9, pin 27, pin 30 and pin 35) to 0 V upto 4.1 V typ. at  $SV_{CC}$  rise-up in order to shut down an output drive transistor or keep a halt time to 100%.

CT pin (pin 38) is in a pre-oscillation state during the above-mentioned period (a triangular wave) and is switched to a normal oscillation (saw-tooth wave) in sync with the release of error prevention function ( $SV_{CC} > 4.1 \text{ V}$ ) at  $SV_{CC}$  low input voltage. At this time, each SS and EO pin is also released and moves to PWM.

Panasonic

# AN1149NFHK

#### ■ Application Notes (continued)

#### [3] Function descriptions (continued)



Figure 2. Low input operation error prevention timing chart at V<sub>BAT</sub>, SV<sub>CC</sub> startup

#### 5. Error amplifier block

The PNP transistor input error amplifier detects the output voltage of DC-DC converter and inputs the amplified signal to PWM comparator. Non-inverting input (reference side) of each CH except for CH 6 is set to 1.26 V of inner reference voltage. As shown in the following figures, connecting resistors and capacitors between EO pin and In-pin of each CH allows your arbitrary gain setting and phase compensation.



Figure 3. Connection method of error amplifier

#### ■ Application Notes (continued)

#### [3] Function descriptions (continued)

#### 5. Error amplifier block (continued)

Further, CH 1, CH 3 and CH 4 have a built-in output voltage detection resistor of precision of  $\pm 1\%$  so that DC-DC output can be set to 5 V, 3.3 V and 2.5 V respectively. But it is also possible to set an output voltage arbitrarily by an external resistor. When you make the output voltages of CH 1, CH 3 and CH 4 variable, it is recommended to set them by connecting the resistors as shown in the figure 4. Setting of resistance value (equation) and its approximate value can be found in the following equation:

Equation to set output voltages for CH 1, CH 3 and CH 4:

Output voltage = 
$$\left(1 + \frac{R_{O1}}{R_{O2}} \cdot \frac{R1}{R2} \cdot \frac{R_{O2} + R2}{R_{O1} + R1}\right) V_{IN}$$



Figure 4. Resistor connecting diagram to set output voltage

The resistor values are selected assuming CH 1 is varied from 4.5 V to 6.0 V

| $V_{IN}(V)$       | 1.26 | 1.26 | 1.26 | 1.26 | 1.26 | 1.26 | 1.26 |
|-------------------|------|------|------|------|------|------|------|
| R1 (kΩ)           | 37.4 | 37.4 | 37.4 | 37.4 | 37.4 | 37.4 | 37.4 |
| R2 (kΩ)           | 12.6 | 12.6 | 12.6 | 12.6 | 12.6 | 12.6 | 12.6 |
| $R_{O1}(k\Omega)$ | 23.3 | 26.3 | 29.7 | 33.4 | 37.7 | 42.4 | 47.8 |
| $R_{O2}(k\Omega)$ | 10   | 10   | 10   | 10   | 10   | 10   | 10   |
| $SV_{CC}(V)$      | 4.50 | 4.75 | 5.00 | 5.25 | 5.50 | 5.75 | 6.00 |

The resistor values are selected assuming CH 3 is varied from 3.0 V to 3.6 V

| $V_{IN}(V)$       | 1.26 | 1.26 | 1.26 | 1.26 | 1.26 | 1.26 | 1.26 |
|-------------------|------|------|------|------|------|------|------|
| R1 (kΩ)           | 20.4 | 20.4 | 20.4 | 20.4 | 20.4 | 20.4 | 20.4 |
| R2 (kΩ)           | 12.6 | 12.6 | 12.6 | 12.6 | 12.6 | 12.6 | 12.6 |
| $R_{O1}(k\Omega)$ | 12.4 | 13.6 | 14.8 | 16.2 | 17.7 | 19.3 | 21   |
| $R_{O2}(k\Omega)$ | 10   | 10   | 10   | 10   | 10   | 10   | 10   |
| $V_{FB3}(V)$      | 3.00 | 3.10 | 3.20 | 3.30 | 3.40 | 3.50 | 3.60 |

The resistor values are selected assuming CH 4 is varied from 1.6 V to 2.8 V

| 8                 |      |      |      |      |      |      |      |  |
|-------------------|------|------|------|------|------|------|------|--|
| $V_{IN}(V)$       | 1.26 | 1.25 | 1.25 | 1.25 | 1.25 | 1.25 | 1.25 |  |
| R1 (kΩ)           | 12.4 | 12.4 | 12.4 | 12.4 | 12.4 | 12.4 | 12.4 |  |
| R2 (kΩ)           | 12.6 | 12.6 | 12.6 | 12.6 | 12.6 | 12.6 | 12.6 |  |
| $R_{O1}(k\Omega)$ | 1.71 | 3.06 | 4.58 | 6.44 | 8.75 | 11.7 | 15.6 |  |
| $R_{O2}(k\Omega)$ | 10   | 10   | 10   | 10   | 10   | 10   | 10   |  |
| $V_{FB4}(V)$      | 1.60 | 1.80 | 2.00 | 2.20 | 2.40 | 2.60 | 2.80 |  |

AN1149NFHK Panasonic

#### ■ Application Notes (continued)

#### [3] Function descriptions (continued)

6. Timer latch short circuit protection circuit for CH 1

When overload or short circuit state lasts for a certain period of time, this circuit protects a main switch element, a fly-wheel diode, choke coil, etc. from damage or deterioration. This protection circuit considers CH 1 output voltage drop as output short circuit and actuates protective function.

If CH 1 output voltage ( $SV_{CC}$ ) lowers down to 3.9 V typ. or less, a timer circuit is actuated by output inversion of short circuit detection comparator, and the protection-enable capacitor attached at SCP 1 pin (pin 41) starts recharging.

Unless CH 1 output (SV<sub>CC</sub>) returns to the normal voltage range (SV<sub>CC</sub> > 4.3 V) by the time when a capacitor voltage reaches 0.3 V, a latch circuit is set, shuts down the output drive transistor and makes halt time 100%.

As this short circuit protection circuit works in short circuit of CH 1 output i.e. that of  $SV_{CC}$ , if it works, CH 2 to CH 6 all also halt. Short circuit protection can be released by either of the following two ways:

- Once lower V<sub>BAT</sub> potential down to under-limit threshold voltage or less of V<sub>BAT</sub> low voltage protection circuit
  and then reset.
- 2. Bring CTL 1 to Low and then reset.

Note) It is regarded as output short-circuit at power on and SCP 1 pin voltage starts recharging. Therefore, it is necessary to set the SCP 1 pin capacitance so that output voltage of DC-DC converter may be actuated before IC sets a short circuit detection latch circuit.

#### DC-DC output start time < Timer latch time



Figure 5. CH 1 output short circuit protect operation

Equation for timer:

$$T_{scp1} = \frac{C_{scp1} \times 0.3}{2.4 \, \mu A} = \frac{C_{scp1} \times 10^6}{8} \; [sec] \\ * C_{scp1} : capacitor \; connected \; to \; SCP \; 1 \; pin \; (scp1) = 0.5 \, (scp1) + 0.5 \, (scp2) = 0.5 \, (scp1) + 0.5 \, (scp2) = 0.5 \, (scp2) + 0.5 \, (scp2) = 0.5 \, (scp2) + 0.5 \, (scp2) = 0.5 \, (scp2)$$

Panasonic AN1149NFHK

#### ■ Application Notes (continued)

#### [3] Function descriptions (continued)

7. Timer latch short circuit protection circuit for CH 2 to CH 6

This circuit protects the external main switch element, fly-wheel diode and choke coil from damage or degradation caused when over load or short circuit of each channel lasts for a certain period. This protection circuit can detect short circuit by the output signal from each error amplifier.

When an output voltage of DC-DC converter is lowered and any pin (EO 2 to EO 6 pin) of pin 6, pin 9, pin 27, pin 30 and pin 35 becomes 1.26 V or more, a time circuit starts to work due to an output voltage inversion of a short circuit detection comparator, and a protection-enable capacitor attached to SCP pin (pin 37) starts re-charging. If an output of error amplifier does not return to a normal voltage until this capacitor voltage reaches 0.9 V, a halt period is set to 100% by setting a latch circuit and shutting down an output drive transistor. This short circuit protection circuit will stop all CH operations including CH 1 when one of CH 2 to CH 6 short-circuits.

Meanwhile, a short-circuit protection can be released in either of the following two methods:

- Once lower V<sub>BAT</sub> potential down to under-limit threshold voltage or less of V<sub>BAT</sub> low voltage protection circuit
  and then reset.
- 2. Bring CTL 1 to Low and then reset.

Note) It is regarded as output short-circuit at power on and SCP 1 pin voltage starts recharging. Therefore, it is necessary to set the SCP 1 pin capacitance so that output voltage of DC-DC converter may be actuated before IC sets a short circuit detection latch circuit. Note that a startup time will be delayed especially for a soft start.



Figure 6. CH 2 to CH 6 output short circuit protect operation

Equation for timer:

$$T_{scp} = \ \frac{C_{scp} \times 0.9}{1.2 \ \mu A} \ = \ 0.75.C_{scp} \times 10^6 \quad [sec] \\ * \ C_{scp} : capacitor \ connected \ to \ SCP \ pin$$

AN1149NFHK Panasonic

#### ■ Application Notes (continued)

#### [3] Function descriptions (continued)

#### 8. PWM comparator block

A PWM comparator controls the on period of output pulse according to an input voltage. The saw-tooth wave of a CT pin turns on the output transistor during its lower period than SS / EO pin. A maximum duty ratio is set to 84% for CH 4 and 88% typ. for others, but if you connect a resistor between each SS pin and SGND or  $V_{REF}$ , you can set to 0% to 100%.

Further, if you connect a capacitor between each SS pin and GND, a soft start which spreads gradually the on period of output pulse at start up operation.

Equation for Max-Du setting:

$$\begin{aligned} \text{MaxD}_{\text{U}} = & \frac{\text{V}_{\text{SS}} - \text{V}_{\text{CTL}}}{\text{V}_{\text{CTH}} - \text{V}_{\text{CTL}}} \times 100 \quad [\%] \end{aligned} \\ * & \text{V}_{\text{SS}} = \frac{56.2 \times \text{R}_{\text{O2}} \times (\text{R}_{\text{O1}} + 43.8)}{100 \times \text{R}_{\text{O1}} \times \text{R}_{\text{O2}} + 56.2 \times 43.8 \times (\text{R}_{\text{O1}} + \text{R}_{\text{O2}})} \quad [\text{V}] \end{aligned}$$

Equation for soft start setting:

$$T_{SS} = C_{SS} \times 56.2k \times \ln \left( \frac{1}{1 - \frac{V_{DTC}}{V_{SS}}} \right)$$

 $*V_{SS} \approx 0.7 \text{ V}, V_{DTC}$ : SS pin voltage after  $T_{SS}$  time



Figure 7. Soft start operation



Figure 8. Output D<sub>II</sub> and soft start setting

#### 9. CH 1 output block

#### a) At startup

At start up time, a driving current is supplied by PNP transistor at output on, and output Tr. is turned off by the built-in resistor 15 k $\Omega$  at output off, as shown right figures. An output source current at the turn on is approx. 5 mA typ. and the sink current is determined by a base-emitter voltage ( $V_{BE}$ ) of SWTr. and the built-in resistor 15 k $\Omega$ .

As mentioned above, both output sink and source currents are small. In this respect, you are required to use a bipolar transistor for an external SW element so that CH 1 output load current may be lower than the current found by the following equation.



Figure 9. CH 1 output drive form

 $I_O = h_{fe} \times I_{ST}$   $I_O$ : CH 1 output load current at startup

 $\mathbf{h}_{\mathrm{fe}}\,$ : Current amplification ratio of an external SW element

I<sub>ST</sub>: Output sink or source current at startup whichever langer.

#### Application Notes (continued)

- [3] Function descriptions (continued)
  - 9. CH 1 output block (continued)
    - b) At PWM control

At the time of PWM control, CH 1 output is switched to a totem pole type as shown in the figure 3. Output sink or source current is approximately 20 mA typ.

#### 10. CH 2 to CH 6 output block

All the output circuits are of a totem pole type. A sink or source current is maximum ±100 mA and a peak current is maximum ±0.4 A, enabling you to operate directly MOSFET as an external SW element.

Further, for CH 3, you can select either N-channel or P-channel for an external SW element by setting UDSW (pin 36).

\* CH 2, CH 5 and CH 6 are set to N-channel driving and CH 4 to P-channel driving.

Note) Output high voltage for CH 3 and CH 4 is V<sub>CC</sub> - 1 V (max.).

Be careful of selecting a threshold voltage value of P-channel MOS when using CH 3 and CH 4 SW elements of the P-channel.

#### 11. CTL block

This functions as on / off for each CH and enables you to run a sequence control as shown in the figure 10.

- Note) 1. Since CH 1 output is used as a bias  $(SV_{CC})$  of IC, you cannot operate on / off of other CHs as long as CH 1 (CTL 1) is not driven.
  - 2. CH 3 and CH 4 are commonly controlled by CTL 34 (pin 44).

    When you do not use either CH 3 or CH 4, use the IC in the state that there are no oscillations at output by short-circuiting SS or EO pin of the unused CH to GND.
  - 3. Abrupt rise of CTL-1 pin voltage likely causes operation error. After connecting a resistor and a capacitor to CTL-1 pin, use the rise of CTL-1 pin according to the slope shown below:

CTL-1 rise-up slope is  $dv/dt < 5.5 \text{ mV/}\mu\text{s}$ 



Figure 10. CTL sequence control

AN1149NFHK Panasonic

#### ■ Application Notes (continued)

#### [3] Function descriptions (continued)

#### 12. Regulator amplifier block

A regulator amplifier which forms a three-pin regulator by connecting an external PNP transistor to SRFB (pin 47) and SRDV (pin 48) is bult in.

CH 1 output is exclusively used for a step-up circuit and you can keep the output constant by using a regulator amplifier under the conditions on which input battery voltage  $(V_{BAT})$  varies widely.

The sink current of a regulator amplifier is 10 mA typ. and a detection resistor of  $\pm 1\%$  precision to set output voltage to 5 V is built in. Set an output voltage in the same way as for error amplifier if variable output is needed. (See the "Application Note - [3] 5.)

Note) When using a regulator amplifier, insert a resistor R1 between base and SRDV (pin 48) of an external PNP transistor to protect from a rush-in current, as shown in the figure below:



Figure 11. Connection of regulator amplifier

## ■ Application Notes (continued)

#### [4] Characteristic curves





D<sub>U</sub> linearity characteristics (CH 2)



D<sub>U</sub> linearity characteristics (CH 3)



D<sub>U</sub> linearity characteristics (CH 4)



D<sub>U</sub> linearity characteristics (CH 5)



D<sub>U</sub> linearity characteristics (CH 6)



## ■ Application Notes (continued)

#### [4] Characteristic curves (continued)

RT-CT (oscillation frequency) characteristics: CT = 560 (pF)



Startup oscillation frequency  $V_{BAT}$  fluctuation at start-up



Normal oscillation frequency  $V_{CC}$  fluctuation



Oscillator frequency temperature characteristics



Duty ratio temperature characteristics



V<sub>REF</sub> temperature characteristics



#### ■ Application Circuit Examples

 $\bullet$  Application circuit examples.  $V_{BAT}$  : JIS SUM-3 dry battery (2 units), 1.5 V to 3.6 V



### ■ Application Circuit Examples (continued)

 $\bullet$  Application circuit examples.  $V_{BAT}$  : JIS SUM-3 dry battery (4 units), 3 V to 7.2 V



# Request for your special attention and precautions in using the technical information and semiconductors described in this book

- (1) An export permit needs to be obtained from the competent authorities of the Japanese Government if any of the products or technologies described in this book and controlled under the "Foreign Exchange and Foreign Trade Law" is to be exported or taken out of Japan.
- (2) The technical information described in this book is limited to showing representative characteristics and applied circuits examples of the products. It neither warrants non-infringement of intellectual property right or any other rights owned by our company or a third party, nor grants any license.
- (3) We are not liable for the infringement of rights owned by a third party arising out of the use of the product or technologies as described in this book.
- (4) The products described in this book are intended to be used for standard applications or general electronic equipment (such as office equipment, communications equipment, measuring instruments and household appliances).
  - Consult our sales staff in advance for information on the following applications:
  - Special applications (such as for airplanes, aerospace, automobiles, traffic control equipment, combustion equipment, life support systems and safety devices) in which exceptional quality and reliability are required, or if the failure or malfunction of the products may directly jeopardize life or harm the human body.
  - Any applications other than the standard applications intended.
- (5) The products and product specifications described in this book are subject to change without notice for modification and/or improvement. At the final stage of your design, purchasing, or use of the products, therefore, ask for the most up-to-date Product Standards in advance to make sure that the latest specifications satisfy your requirements.
- (6) When designing your equipment, comply with the guaranteed values, in particular those of maximum rating, the range of operating power supply voltage, and heat radiation characteristics. Otherwise, we will not be liable for any defect which may arise later in your equipment.
  Even when the products are used within the guaranteed values, take into the consideration of incidence of break down and failure mode, possible to occur to semiconductor products. Measures on the systems such as redundant design, arresting the spread of fire or preventing glitch are recommended in order to prevent physical injury, fire, social damages, for example, by using the products.
- (7) When using products for which damp-proof packing is required, observe the conditions (including shelf life and amount of time let standing of unsealed items) agreed upon when specification sheets are individually exchanged.
- (8) This book may be not reprinted or reproduced whether wholly or partially, without the prior written permission of Matsushita Electric Industrial Co., Ltd.