# 16 kb CMOS Parallel EEPROM ## Description The CAT28C17A is a fast, low power, 5 V–only CMOS Parallel EEPROM organized as 2K x 8–bits. It requires a simple interface for in–system programming. On–chip address and data latches, self–timed write cycle with auto–clear and $V_{CC}$ power up/down write protection eliminate additional timing and protection hardware. $\overline{DATA}$ Polling and a RDY/ $\overline{BSY}$ pin signal the start and end of the self–timed write cycle. Additionally, the CAT28C17A features hardware write protection. The CAT28C17A is manufactured using ON Semiconductor's advanced CMOS floating gate technology. It is designed to endure 10,000 program/erase cycles and has a data retention of 10 years. The device is available in JEDEC approved 28-pin DIP and SOIC or 32-pin PLCC packages. #### **Features** - Fast Read Access Times: 200 ns - Low Power CMOS Dissipation: - Active: 25 mA Max. - Standby: 100 µA Max. - Simple Write Operation: - On-chip Address and Data Latches - Self-timed Write Cycle with Auto-clear - Fast Write Cycle Time: 10 ms Max - End of Write Detection: - DATA Polling - RDY/BSY Pin - Hardware Write Protection - CMOS and TTL Compatible I/O - 10,000 Program/Erase Cycles - 10 Year Data Retention - Commercial, Industrial and Automotive Temperature Ranges ## ON Semiconductor® http://onsemi.com SOIC-28 J, K, W, X SUFFIX CASE 751BM PDIP-28 P, L SUFFIX CASE 646AE PLCC-32 N, G SUFFIX CASE 776AK #### **PIN FUNCTION** | Pin Name | Function | |------------------------------------|---------------------| | A <sub>0</sub> -A <sub>10</sub> | Address Inputs | | I/O <sub>0</sub> -I/O <sub>7</sub> | Data Inputs/Outputs | | RDY/BUSY | Ready/BUSY Status | | CE | Chip Enable | | ŌĒ | Output Enable | | WE | Write Enable | | V <sub>CC</sub> | 5 V Supply | | V <sub>SS</sub> | Ground | | NC | No Connect | ## ORDERING INFORMATION See detailed ordering and shipping information in the package dimensions section on page 12 of this data sheet. #### **PIN CONFIGURATION** Figure 1. Block Diagram **Table 1. MODE SELECTION** | Mode | CE | WE | OE | I/O | Power | |----------------------------|----|----|----|------------------|---------| | Read | L | Н | L | D <sub>OUT</sub> | ACTIVE | | Byte Write (WE Controlled) | L | | Н | D <sub>IN</sub> | ACTIVE | | Byte Write (CE Controlled) | | L | Н | D <sub>IN</sub> | ACTIVE | | Standby and Write Inhibit | Н | Х | Х | High-Z | STANDBY | | Read and Write Inhibit | Х | Н | Н | High-Z | ACTIVE | ## Table 2. CAPACITANCE ( $T_A = 25^{\circ}C$ , f = 1.0 MHz, $V_{CC} = 5$ V) | Symbol | Test | Max | Conditions | Units | |---------------------------|--------------------------|-----|-----------------|-------| | C <sub>I/O</sub> (Note 1) | Input/Output Capacitance | 10 | $V_{I/O} = 0 V$ | pF | | C <sub>IN</sub> (Note 1) | Input Capacitance | 6 | $V_{IN} = 0 V$ | pF | <sup>1.</sup> This parameter is tested initially and after a design or process change that affects the parameter. #### **Table 3. ABSOLUTE MAXIMUM RATINGS** | Parameters | Ratings | Units | |--------------------------------------------------------------|------------------------------------|-------| | Temperature Under Bias | -55 to +125 | °C | | Storage Temperature | -65 to +150 | °C | | Voltage on Any Pin with Respect to Ground (Note 2) | -2.0 V to +V <sub>CC</sub> + 2.0 V | V | | V <sub>CC</sub> with Respect to Ground | -2.0 to +7.0 | V | | Package Power Dissipation Capability (T <sub>A</sub> = 25°C) | 1.0 | W | | Lead Soldering Temperature (10 secs) | 300 | °C | | Output Short Circuit Current (Note 3) | 100 | mA | Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability. <sup>2.</sup> The minimum DC input voltage is -0.5 V. During transitions, inputs may undershoot to -2.0 V for periods of less than 20 ns. Maximum DC voltage on output pins is $V_{CC} + 0.5$ V, which may overshoot to $V_{CC} + 2.0$ V for periods of less than 20 ns. <sup>3.</sup> Output shorted for no more than one second. No more than one output shorted at a time. Table 4. RELIABILITY CHARACTERISTICS (Note 4) | Symbol | Parameter | Test Method | Min | Max | Units | |---------------------------|--------------------|-------------------------------|--------|-----|-------------| | N <sub>END</sub> | Endurance | MIL-STD-883, Test Method 1033 | 10,000 | | Cycles/Byte | | T <sub>DR</sub> | Data Retention | MIL-STD-883, Test Method 1008 | 10 | | Years | | $V_{ZAP}$ | ESD Susceptibility | MIL-STD-883, Test Method 3015 | 2,000 | | V | | I <sub>LTH</sub> (Note 5) | Latch-Up | JEDEC Standard 17 | 100 | | mA | <sup>4.</sup> This parameter is tested initially and after a design or process change that affects the parameter. Table 5. D.C. OPERATING CHARACTERISTICS (V $_{CC}$ = 5 V $\pm 10\%$ , unless otherwise specified.) | | | | | Limit | s | | |---------------------------|-------------------------------------------|------------------------------------------------------------------------------------------------|------|-------|-----------------------|-------| | Symbol | Parameter | Test Conditions | Min | Тур | Max | Units | | Icc | V <sub>CC</sub> Current (Operating, TTL) | <del>CE</del> = <del>OE</del> = V <sub>IL</sub> ,<br>f = 1/t <sub>RC</sub> min, All I/O's Open | | | 35 | mA | | I <sub>CCC</sub> (Note 6) | V <sub>CC</sub> Current (Operating, CMOS) | CE = OE = V <sub>ILC</sub> ,<br>f = 1/t <sub>RC</sub> min, All I/O's Open | | | 25 | mA | | I <sub>SB</sub> | V <sub>CC</sub> Current (Standby, TTL) | CE = V <sub>IH</sub> , All I/O's Open | | | 1 | mA | | I <sub>SBC</sub> (Note 7) | V <sub>CC</sub> Current (Standby, CMOS) | CE = V <sub>IHC</sub> , All I/O's Open | | | 100 | μΑ | | I <sub>LI</sub> | Input Leakage Current | V <sub>IN</sub> = GND to V <sub>CC</sub> | -10 | | 10 | μΑ | | I <sub>LO</sub> | Output Leakage Current | $\frac{V_{OUT}}{CE} = \text{GND to V}_{CC},$ | -10 | | 10 | μΑ | | V <sub>IH</sub> (Note 7) | High Level Input Voltage | | 2 | | V <sub>CC</sub> + 0.3 | V | | V <sub>IL</sub> (Note 6) | Low Level Input Voltage | | -0.3 | | 0.8 | V | | V <sub>OH</sub> | High Level Output Voltage | I <sub>OH</sub> = -400 μA | 2.4 | | | V | | V <sub>OL</sub> | Low Level Output Voltage | I <sub>OL</sub> = 2.1 mA | | | 0.4 | V | | V <sub>WI</sub> | Write Inhibit Voltage | | 3.0 | | | V | Table 6. A.C. CHARACTERISTICS, READ CYCLE ( $V_{CC}$ = 5 V $\pm$ 10%, unless otherwise specified.) | | | 28C1 | 7A-20 | | |-------------------------------|---------------------------------|------|-------|-------| | Symbol | Parameter | Min | Max | Units | | t <sub>RC</sub> | Read Cycle Time | 200 | | ns | | t <sub>CE</sub> | CE Access Time | | 200 | ns | | t <sub>AA</sub> | Address Access Time | | 200 | ns | | t <sub>OE</sub> | OE Access Time | | 80 | ns | | t <sub>LZ</sub> (Note 8) | CE Low to Active Output | 0 | | ns | | t <sub>OLZ</sub> (Note 8) | OE Low to Active Output | 0 | | ns | | t <sub>HZ</sub> (Notes 8, 9) | CE High to High-Z Output | | 55 | ns | | t <sub>OHZ</sub> (Notes 8, 9) | OE High to High-Z Output | | 55 | ns | | t <sub>OH</sub> (Note 8) | Output Hold from Address Change | 0 | | ns | <sup>8.</sup> This parameter is tested initially and after a design or process change that affects the parameter. <sup>5.</sup> Latch-up protection is provided for stresses up to 100 mA on address and data pins from -1 V to V<sub>CC</sub> + 1 V. <sup>6.</sup> $V_{ILC} = -0.3 \text{ V to } +0.3 \text{ V}$ 7. $V_{IHC} = V_{CC} -0.3 \text{ V to } V_{CC} + 0.3 \text{ V}$ <sup>9.</sup> Output floating (High-Z) is defined as the state when the external data line is no longer driven by the output buffer. Figure 2. A.C. Testing Input/Output Waveform (Note 10) 10. Input rise and fall times (10% and 90%) < 10 ns. C<sub>L</sub> INCLUDES JIG CAPACITANCE Figure 3. A.C. Testing Load Circuit (example) Table 7. A.C. CHARACTERISTICS, WRITE CYCLE ( $V_{CC}$ = 5 V $\pm 10\%$ , unless otherwise specified.) | | | 28C1 | 7A-20 | | |-----------------------------|-------------------------------------|------|-------|-------| | Symbol | Parameter | Min | Max | Units | | t <sub>WC</sub> | Write Cycle Time | | 10 | ms | | t <sub>AS</sub> | Address Setup Time | 10 | | ns | | t <sub>AH</sub> | Address Hold Time | 100 | | ns | | t <sub>CS</sub> | CE Setup Time | 0 | | ns | | t <sub>CH</sub> | CE Hold Time | 0 | | ns | | t <sub>CW</sub> (Note 11) | CE Pulse Time | 150 | | ns | | t <sub>OES</sub> | OE Setup Time | 15 | | ns | | t <sub>OEH</sub> | OE Hold Time | 15 | | ns | | t <sub>WP</sub> (Note 11) | WE Pulse Width | 150 | | ns | | t <sub>DS</sub> | Data Setup Time | 50 | | ns | | t <sub>DH</sub> | Data Hold Time | 10 | | ns | | t <sub>DL</sub> | Data Latch Time | 50 | | ns | | t <sub>INIT</sub> (Note 12) | Write Inhibit Period After Power-up | 5 | 20 | ms | | t <sub>DB</sub> | Time to Device Busy | | 80 | ns | <sup>11.</sup> A write pulse of less than 20 ns duration will not initiate a write cycle. <sup>12.</sup> This parameter is tested initially and after a design or process change that affects the parameter. #### **DEVICE OPERATION** #### Read Data stored in the CAT28C17A is transferred to the data bus when $\overline{WE}$ is held high, and both $\overline{OE}$ and $\overline{CE}$ are held low. The data bus is set to a high impedance state when either $\overline{CE}$ or $\overline{OE}$ goes high. This 2–line control architecture can be used to eliminate bus contention in a system environment. ## Ready/BUSY (RDY/BUSY) The RDY/BUSY pin is an open drain output which indicates device status during programming. It is pulled low during the write cycle and released at the end of programming. Several devices may be OR-tied to the same RDY/BUSY line. Figure 4. Read Cycle Figure 5. Byte Write Cycle [WE Controlled] #### **Byte Write** A write cycle is executed when both $\overline{CE}$ and $\overline{WE}$ are low, and $\overline{OE}$ is high. Write cycles can be initiated using either $\overline{WE}$ or $\overline{CE}$ , with the address input being latched on the falling edge of $\overline{WE}$ or $\overline{CE}$ , whichever occurs last. Data, conversely, is latched on the rising edge of $\overline{WE}$ or $\overline{CE}$ , whichever occurs first. Once initiated, a byte write cycle automatically erases the addressed byte and the new data is written within 10 ms. #### **DATA** Polling DATA polling is provided to indicate the completion of a byte write cycle. Once a byte write cycle is initiated, attempting to read the last byte written will output the complement of that data on I/O<sub>7</sub> (I/O<sub>0</sub>–I/O<sub>6</sub> are indeterminate) until the programming cycle is complete. Upon completion of the self–timed byte write cycle, all I/O's will output true data during a read cycle. Figure 6. Byte Write Cycle [CE Controlled] Figure 7. DATA Polling #### **Hardware Data Protection** The following is a list of hardware data protection features that are incorporated into the CAT28C17A. - 1. $V_{CC}$ sense provides for write protection when $V_{CC}$ falls below 3.0 V min. - 2. A power on delay mechanism, t<sub>INIT</sub> (see AC characteristics), provides a 5 to 20 ms delay before - a write sequence, after $V_{CC}$ has reached 3.0 V min - 3. Write inhibit is activated by holding any one of $\overline{OE}$ low, $\overline{CE}$ high or $\overline{WE}$ high. - Noise pulses of less than 20 ns on the WE or CE inputs will not result in a write cycle. ## **PACKAGE DIMENSIONS** PLCC 32 CASE 776AK-01 ISSUE O **END VIEW** ## Notes: - (1) All dimensions are in millimeters.(2) Complies with JEDEC MS-016. | SYMBOL | MIN | NOM | MAX | |--------|-------|----------|-------| | A2 | 0.38 | | | | АЗ | 2.54 | | 2.80 | | b | 0.33 | | 0.54 | | b1 | 0.66 | | 0.82 | | D | 12.32 | | 12.57 | | D1 | 11.36 | | 11.50 | | D2 | 9.56 | | 11.32 | | Е | 14.86 | | 15.11 | | E1 | 13.90 | | 14.04 | | E2 | 12.10 | | 13.86 | | е | | 1.27 BSC | · | ## **PACKAGE DIMENSIONS** SOIC-28, 300 mils CASE 751BM-01 ISSUE O | SYMBOL | MIN | NOM | MAX | |--------|-------|----------|-------| | Α | 2.35 | | 2.65 | | A1 | 0.10 | | 0.30 | | A2 | 2.05 | | 2.55 | | b | 0.31 | | 0.51 | | С | 0.20 | | 0.33 | | D | 17.78 | | 18.03 | | E | 10.11 | | 10.51 | | E1 | 7.34 | | 7.60 | | е | | 1.27 BSC | | | h | 0.25 | | 0.75 | | L | 0.40 | | 1.27 | | θ | 0° | | 8° | | θ1 | 5° | | 15° | **TOP VIEW** SIDE VIEW **END VIEW** #### Notes: - (1) All dimensions are in millimeters. Angles in degrees.(2) Complies with JEDEC MS-013. ## **PACKAGE DIMENSIONS** #### PDIP-28, 600 mils CASE 646AE-01 ISSUE A | ГОР | ۷I | E١ | W | |-----|----|----|---| |-----|----|----|---| | SYMBOL | MIN | NOM | MAX | |--------|-------|----------|-------| | Α | | | 6.35 | | A1 | 0.39 | | | | A2 | 3.18 | | 4.95 | | b | 0.36 | | 0.55 | | b1 | 0.77 | | 1.77 | | С | 0.21 | | 0.38 | | D | 35.10 | | 39.70 | | Е | 15.24 | | 15.87 | | E1 | 12.32 | | 14.73 | | е | | 2.54 BSC | | | eB | 15.24 | | 17.78 | | L | 2.93 | | 5.08 | **END VIEW** ## Notes: - (1) All dimensions are in millimeters.(2) Complies with JEDEC MS-011. #### **Example of Ordering Information** - 13. The device used in the above example is a CAT28C17ANI-20T (PLCC, Industrial Temperature, 200 ns Access Time, Tape & Reel). - 14. Solder-plate (tin-lead) packages, contact Factory for availability. - 15. -40°C to +125°C is available upon request. - 16. For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. ON Semiconductor and were registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. #### **PUBLICATION ORDERING INFORMATION** ## LITERATURE FULFILLMENT: Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800-282-9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81-3-5773-3850 ON Semiconductor Website: www.onsemi.com Order Literature: http://www.onsemi.com/orderlit For additional information, please contact your local Sales Representative