# SONY # CXK77920TM/YM-11/12/15 # 262144-word x 9-bit High Speed Synchronous Static RAM #### Description The CXK77920TM/YM is a high speed CMOS synchronous static RAM with common I/O pins, organized as 262144-word-by-9-bit. This synchronous SRAM integrates input registers, high speed SRAM and output registers onto a single monolithic IC. All input signals are latched at the positive edge of an external clock (CLK). The RAM data from the previous cycle is presented at the positive edge of the subsequent clock cycle. Write operation is initiated by the positive edge of CLK and is internally self-timed. This feature eliminates complex off-chip write pulse generation and provides increased flexibility for incoming signals. 90MHz operation is obtained from a single 5V power supply. #### **Function** There are three possible user transactions with the STRAM: Read operation, write operation and deselect operation. The read operation requires WE = "HIGH" and OE = CE = "LOW" on the positive edge of CLK. The memory location pointed to by the contents of the Address registers is read internally and the contents of the location are captured in the Data-out registers on the next positive edge of CLK. The state of Data-out will reflect the contents of the Data-out registers. - The write operation requires \(\overline{CE} = \overline{WE} = \text{"LOW"}\) on the positive edge of CLK. The memory location pointed to by the contents of the Address registers is written with the contents of the Data-in registers. The write operation is entirely self-timed, eliminating critical timing edges. - The deselect cycle requires \(\overline{CE} = \text{"HIGH"}\) or \(\overline{OE} = \overline{WE}\) = "HIGH" on the positive edge of CLK. Write operation and internal read operation are disabled during the clock cycle. The data outputs are forced to a high impedance state during the next clock cycle. During the deselect cycle by \(\overline{CE} = \text{"HIGH"}\), STRAM turns to power down mode. #### Structure Silicon gate CMOS IC #### **Features** | • | Fast cycle time: | (Cycle) | (Frequency) | |---|------------------|---------|-------------| | | CXK77920TM/YM-11 | 11.0ns | 90MHz | | | CXK77920TM/YM-12 | 12.5ns | 80MHz | | | CXK77920TM/YM-15 | 15.0ns | 66.7MHz | Fast clock to data valid CXK77920TM/YM-11 6.0ns CXK77920TM/YM-12 6.5ns CXK77920TM/YM-15 7.0ns - High speed, low power consumption - Single +5V power supply: 5V±5% - Separate output power supply: 3.15 to 5.25V - Inputs and outputs are TTL compatible (3.3V I/O compatible) - · Common data input and output - All inputs and outputs are registered on a single clock edge - Self-timed write cycle - Package line-up: 400mil, 44 pin TSOP II with 0.8mm pitch Sony reserves the right to change products and specifications without prior notice. This information does not convey any license by any implication or otherwise under any patents or other right. Application circuits shown, if any, are typical examples illustrating the operation of the devices. Sony cannot assume responsibility for any problems arising out of the use of these circuits. 1- E93Z08-ST ### Pin Configuration (Top View) #### Pin Description (1) | Symbol | Description | |--------------|---------------------| | A0 to A17 | Address input | | I/O0 to I/O8 | Data input/output | | CLK | Clock | | CE | Chip enable input | | WE | Write enable input | | ŌĒ | Output enable input | | Vccq | Output power supply | | Vcc | +5V power supply | | Vss/Vssq | Ground | ### **Block Diagram** SONY CXK77920TM/YM #### Pin Description (2) #### CLK (Clock, positive edge triggered) All timing is controlled by the rising or positive edge of CLK. All synchronous input and output signals are registered on the positive edge of CLK with set-up and hold times referenced to that edge. Since only one edge of CLK is referenced, the duty cycle of CLK is not critical. #### A0 to A17 (Address) The Address inputs are decoded on-chip to select one of 262,144 words. The state of the Address inputs is registered into the Address register on the positive edge of CLK. The Address inputs must be valid during every positive edge with all set-up and hold times referenced to that edge. #### I/O0 to I/O8 (Data input/output) I/O terminals are three-state and data input/output common. The state is defined by the Control block (refer to the truth table on page 4). The data inputs for write operation must be valid during every positive edge of CLK with all set-up and hold times referenced to that edge. The data outputs are triggered by the positive edge of CLK and the contents of the Output-Registers are presented. #### WE (Synchronous Write Enable, active low) WE is used to indicate whether a read or write operation is to be performed. WE is "LOW" to perform a write operation. WE is registered on every positive edge of CLK with set-up and hold times referenced to that edge. The internal timing required to store data into the memory array is self-timed. #### **CE** (Synchronous Chip Enable, active low) $\overline{\text{CE}}$ is used to select the Synchronous SRAM when low (or deselect when high). When selected, the Synchronous SRAM will perform a read or write operation (refer to the truth table on page 4). The state of $\overline{\text{CE}}$ is registered on every positive edge of CLK with set-up and hold times referenced to that edge. #### **OE** (Synchronous Output Enable, active low) $\overline{\text{OE}}$ is used to indicate that a read operation is to be performed. If the Synchronous SRAM is selected, the $\overline{\text{OE}}$ is low to perform a read operation (refer to the truth table on page 4). The state of $\overline{\text{OE}}$ is registered on every positive edge of CLK with set-up and hold times referenced to that edge. SONY CXK77920TM/YM # **Absolute Maximum Ratings** $(Ta = +25^{\circ}C, GND = 0V)$ | Item | Symbol | Rating | Unit | |------------------------------|---------|-----------------|----------| | Supply voltage | Vcc | −0.5 to +7.0 | V | | Input voltage | Vin | -0.5 to Vcc+0.5 | V | | Output voltage | Vo | -0.5 to Vcc+0.5 | V | | Allowable power dissipaiton | PD | 1.0 | W | | Operating temperature | Topr | 0 to +70 | °C | | Storage temperature | Tstg | -55 to +150 | ů | | Soldering temperature • time | Tsolder | 235 • 10 | °C ∙ sec | ### **Truth Table** | CLK | CE (tn) | WE (tn) | OE (tn) | Mode | 1/00 to 1/08 | | |-----|---------|---------|---------|----------|-------------------------|-----| | | Н | Х | Х | Deselect | Deselect Hi-Z | | | | L | Н | Н | Read | Hi-Z | Icc | | | L | Н | L | Read | Data out <sup>(1)</sup> | Icc | | | L | L | Х | Write | Data in | Icc | #### NOTES: 1. Data comes out on the next positive edge of CLK. X: "H" or "L" # **DC Recommended Operating Conditions** $(Ta = +25^{\circ}C, GND = 0V)$ | Item | Symbol | Min. | Тур. | Max. | Unit | |-----------------------|--------|---------------------|------|----------|------| | Supply voltage | Vcc | 4.75 | 5.0 | 5.25 | V | | Output supply voltage | Vccq | 3.15 | _ | 5.25 | V | | Input high voltage | ViH | 2.2 | | Vcc +0.3 | V | | Input low voltage | VIL | -0.3 <sup>(1)</sup> | _ | 0.8 | V | #### NOTE: 1. VIL = -1.5V min. for pulse width less than 1ns. #### **Electrical Characteristics** #### **DC Characteristics** $(VCC = 5V \pm 5\%, GND = 0V, Ta = 0 to = +70^{\circ}C)$ | Item | Symbol | Test Conditions | | | Max. | Unit | |------------------------|--------|--------------------------------------|------------------|-----|------|------| | Input leakage current | lli | VIN = GND to Vcc | Vin = GND to Vcc | | 1 | μΑ | | Output leakage current | llo | Vo = GND to $Vcc\overline{OE} = VIH$ | | | 1 | μA | | Average operating | Icc | Duty = 100% Cycle = 90MHz | | _ | 180 | | | current | | $I_{OUT} = 0mA$ | Cycle = 80MHz | - | 170 | mA | | | | | Cycle = 66.7MHz | - | 160 | | | Standby current | ISB | CE ≥ VIH<br>Cycle Min, Duty = 100% | | _ | 130 | mA | | Output high voltage | Voн | IOH = -2.0mA | | 2.4 | _ | V | | Output low voltage | Vol | IOL = 4.0mA | | _ | 0.4 | V | # I/O Capacitance $$(Ta = +25$$ °C, $f = 1MHz)$ | Item | Symbol | Test Conditions | Min. | Max. | Unit | |-------------------|--------|-----------------|------|------|------| | Input capacitance | CIN | VIN = 0V | _ | 5 | pF | | I/O capacitance | CI/O | VI/O = 0V | _ | 7 | pF | NOTE: This parameter is sampled and is not 100% tested. # **AC Characteristics** **AC Test Conditions** (VCC = $5V\pm5\%$ , Ta = 0 to +70°C) | Item | Conditions | |------------------------|------------| | Input pulse high level | VIH = 3.0V | | Input pulse low level | VIL = 0V | | Input rise time | tr = 3ns | | Input fall time | tf = 3ns | | Input reference level | 1.5V | | Output reference level | 1.5V | | Output load conditions | Figure 1 | - \*1. Including scope and jig capacitance. - \*2. tckhqz, tckhqx Figure 1 # **Read Cycle** | | | -1 | 1 | -12 | 2 | -1 | 5 | | |------------------------------------|-----------------------|------|------|------|------|------|------|------| | Item | Symbol | Min. | Max. | Min. | Max. | Min. | Max. | Unit | | Read cycle time | tскнскн | 11 | _ | 12.5 | _ | 15 | _ | ns | | Clock high pulse width | tCKHCKL | 3.5 | _ | 4.0 | _ | 5.0 | _ | ns | | Clock low pulse width | tcklckh | 3.5 | _ | 4.0 | _ | 5.0 | _ | ns | | Clock to data valid | tckhqv | _ | 6.0 | _ | 6.5 | _ | 7.0 | ns | | Address setup to clock high | tavckh | 2.5 | _ | 2.5 | _ | 3.0 | _ | ns | | Address hold from clock high | tCKHAX | 0.5 | _ | 0.5 | _ | 0.5 | _ | ns | | Chip enable setup to clock high | tCEVCKH | 2.5 | _ | 2.5 | _ | 3.0 | _ | ns | | Chip enable hold from clock high | tCKHCEX | 0.5 | _ | 0.5 | _ | 0.5 | _ | ns | | Output enable setup to clock high | toevckh | 2.5 | _ | 2.5 | _ | 3.0 | _ | ns | | Output enable hold from clock high | tCKHOEX | 0.5 | _ | 0.5 | _ | 0.5 | | ns | | Clock high to output low-Z | tckhqx <sup>(1)</sup> | 1.5 | _ | 1.5 | _ | 1.5 | | ns | | Clock high to output high-Z | tckhqz <sup>(1)</sup> | _ | 4.5 | _ | 5.0 | _ | 6.0 | ns | ### NOTE: # **Write Cycle** | | | -1 | 1 | -12 | 2 | -1: | 5 | | |-----------------------------------|---------|------|------|------|------|------|------|------| | Item | Symbol | Min. | Max. | Min. | Max. | Min. | Max. | Unit | | Read cycle time | tскнскн | 11 | _ | 12.5 | _ | 15 | _ | ns | | Clock high pulse width | tckhckl | 3.5 | _ | 4.0 | _ | 5.0 | _ | ns | | Clock low pulse width | tcklckh | 3.5 | _ | 4.0 | _ | 5.0 | _ | ns | | Address setup to clock high | tavckh | 2.5 | _ | 2.5 | _ | 3.0 | _ | ns | | Address hold from clock high | tCKHAX | 0.5 | | 0.5 | _ | 0.5 | _ | ns | | Chip enable setup to clock high | tCEVCKH | 2.5 | _ | 2.5 | _ | 3.0 | _ | ns | | Chip enable hold from clock high | tCKHCEX | 0.5 | _ | 0.5 | _ | 0.5 | _ | ns | | Write enable setup to clock high | twevckh | 2.5 | _ | 2.5 | _ | 3.0 | _ | ns | | Write enable hold from clock high | tckhwex | 0.5 | _ | 0.5 | _ | 0.5 | _ | ns | | Input data setup to clock high | tDVCKH | 2.5 | _ | 2.5 | _ | 3.0 | _ | ns | | Input data hold from clock high | tCKHDX | 0.5 | _ | 0.5 | _ | 0.5 | _ | ns | <sup>1.</sup> Transition is measured +200mV from steady voltage with specified loading in Figure 1-(2). This parameter is sampled and is not 100% tested. SONY # **Timing Waveform** # **Read Cycle** **NOTE:**1. Valid data from CLK high is the data from the previous cycle. Write Cycle: $\overline{OE} = VIH \text{ or } VIL$ CXK77920TM/YM # Read/Write Cycle # **Example of Representative Characteristics** SONY CXK77920TM/YM # Package Dimensions Unit: mm # CXK77920TM #### 44 PIN TSOP (II) (PLASTIC) 400MIL NOTE>Dimension "\*" does not include mold protrusion. | DVCKVCE | STRUCTUR | | |---------|----------|--| | | | | | | | PACKAGE MATERIAL | EPOXY RESIN | |------------|----------------------|------------------|----------------| | SONY CODE | TSOP(II)-44P-L01 | LEAD TREATMENT | SOLDER PLATING | | EIAJ CODE | TSOP(II)044-P-0400-A | LEAD MATERIAL | 42 ALLOY | | JEDEC CODE | | PACKAGE WEIGHT | 0.5g | ### CXK77920YM #### 44 PIN TSOP (II) (PLASTIC) 400MIL NOTE>Dimension "\*" does not include mold protrusion. PACKAGE STRUCTURE | SONY CODE | TSOP(II)-44P-L01R | |------------|----------------------| | EIAJ CODE | TSOP(II)044-P-0400-B | | JEDEC CODE | | | PACKAGE MATERIAL | EPOXY RESIN | |------------------|----------------| | LEAD TREATMENT | SOLDER PLATING | | LEAD MATERIAL | 42 ALLOY | | PACKAGE WEIGHT | 0.5g |