# 256 K (32 K × 8) Static RAM #### **Features** ■ Temperature Ranges ☐ Industrial: —40 °C to 85 °C☐ Commercial: 0 °C to 70 °C☐ Automotive-A: —40 °C to 85 °C☐ ■ Single 3.3 V power supply ■ Ideal for low-voltage cache memory applications ■ High speed: 12 ns■ Low active power □ 180 mW (max) ■ Low-power alpha immune 6T cell Available in pb-free and non pb-free plastic SOJ and TSOP-I packages ### **Functional Description** The CY7C1399BN is a high-performance 3.3 V CMOS Static RAM organized as 32,768 words by 8 bits. Easy memory expansion is provided by an active LOW Chip Enable (CE) and active LOW Output Enable (OE) and tristate drivers. The device has an automatic power-down feature, reducing the power consumption by more than 95% when deselected. An active LOW Write Enable signal $(\overline{WE})$ controls the writing/reading operation of the memory. When $\overline{CE}$ and $\overline{WE}$ inputs are both LOW, data on the eight data input/output pins $(I/O_0$ through $I/O_7$ ) is written into the memory location addressed by the address present on the address pins $(A_0$ through $A_{14})$ . Reading the device is accomplished by selecting the device and enabling the outputs, $\overline{CE}$ and $\overline{OE}$ active LOW, while $\overline{WE}$ remains inactive or HIGH. Under these conditions, the contents of the location addressed by the information on address pins is present on the eight data input/output pins. The input/output pins remain in a high-impedance state unless the chip is selected, outputs are enabled, and Write Enable (WE) is HIGH. The CY7C1399BN is available in 28-pin standard 300-mil-wide SOJ and TSOP Type I packages. ## **Logic Block Diagram** ## **Selection Guide** | Description | | -12 | -15 | |-----------------------------------|----------------|-----|-----| | Maximum access time (ns) | | 12 | 15 | | Maximum operating current (mA) | | 55 | 50 | | Maximum CMOS standby current (μA) | Commercial | 500 | _ | | | Commercial (L) | 50 | _ | | | Industrial | 500 | 500 | | | Automotive-A | _ | 500 | ## **Pin Configuration** ## **Maximum Ratings** Exceeding maximum ratings may shorten the useful life of the device. User guidelines are not tested. Storage temperature ......-65 °C to +150 °C Ambient temperature with Supply voltage on $\rm V_{CC}$ to relative $\rm GND^{[1]}.....-0.5~V$ to +4.6 $\rm V$ DC input voltage<sup>[1]</sup>.....-0.5 V to $V_{CC}$ + 0.5 V Output current into outputs (LOW) .......20 mA | Static discharge voltage | >2001 V | |--------------------------------|---------| | (per MIL-STD-883, Method 3015) | | | Latch-up current | >200 mA | ## **Operating Range** | Range | Ambient<br>Temperature | v <sub>cc</sub> | |--------------|------------------------|-----------------| | Commercial | 0 °C to +70 °C | 3.3 V ±300 mV | | Industrial | –40 °C to +85 °C | | | Automotive-A | –40 °C to +85 °C | | #### **Electrical Characteristics** Over the Operating Range<sup>[1]</sup> | Daramatar | Description | Toot Conditions | | - | -12 | | <b>–15</b> | Unit | |---------------------|---------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|------------|----------------|-------------------------|------------|-------------------------|------| | Parameter | Description | Test Conditions | | Min | Max | Min | Max | Unit | | V <sub>OH</sub> | Output HIGH voltage | Min $V_{CC}$ , $I_{OH} = -2.0 \text{ mA}$ | | 2.4 | - | 2.4 | - | V | | V <sub>OL</sub> | Output LOW voltage | Min $V_{CC}$ , $I_{OL} = 4.0 \text{ mA}$ | | - | 0.4 | _ | 0.4 | V | | V <sub>IH</sub> | Input HIGH voltage | | | 2.2 | V <sub>CC</sub> + 0.3 V | 2.2 | V <sub>CC</sub> + 0.3 V | V | | V <sub>IL</sub> [1] | Input LOW voltage | | | -0.3 | 0.8 | -0.3 | 0.8 | V | | I <sub>IX</sub> | Input leakage current | | | <b>–</b> 1 | +1 | <b>–</b> 1 | +1 | μΑ | | I <sub>OZ</sub> | Output leakage current | $\begin{split} & \text{GND} \leq \text{V}_{\text{IN}} \leq \text{V}_{\text{CC}}, \\ & \text{Output disabled} \end{split}$ | | <del>-</del> 5 | +5 | <b>-</b> 5 | +5 | μА | | I <sub>CC</sub> | V <sub>CC</sub> operating supply current | $Max V_{CC}, I_{OUT} = 0 \text{ mA},$ $f = f_{MAX} = 1/t_{RC}$ | | _ | 55 | - | 50 | mA | | I <sub>SB1</sub> | | $Max \ V_{CC}, \overline{CE} \ge V_{IH},$ | Comm'l | - | 5 | _ | - | mA | | | power-down current—<br>TTL inputs | $V_{IN} \ge V_{IH}$ , or $V_{IN} \le V_{IL}$ ,<br>$f = f_{MAX}$ | Comm'l (L) | - | 4 | _ | - | mA | | | | · IVIAX | Ind'I | - | 5 | _ | 5 | mA | | | | | Auto-A | - | _ | _ | 5 | mA | | I <sub>SB2</sub> | | Max $V_{CC}$ , $\overline{CE} \ge V_{CC} - 0.3 \text{ V}$ , | Comm'l | - | 500 | _ | - | μΑ | | | Power-down current—<br>CMOS inputs <sup>[2]</sup> | $V_{IN} \ge V_{CC} - 0.3 \text{ V, or } V_{IN} \le 0.3 \text{ V,}$<br>WE $\ge V_{CC} - 0.3 \text{ V or WE} \le 0.3 \text{ V,}$ | Comm'l (L) | - | 50 | _ | - | μΑ | | | | $f = f_{MAX}$ | Ind'I | - | 500 | - | 500 | μΑ | | | | | Auto-A | - | _ | - | 500 | μΑ | #### Notes Minimum voltage is equal to -2.0 V for pulse durations of less than 20 ns. Device draws low standby current regardless of switching on the addresses. ## Capacitance | Parameter <sup>[5]</sup> | Description | Test Conditions | Max | Unit | |-----------------------------|--------------------|-----------------------------|-----|------| | C <sub>IN</sub> : Addresses | Input capacitance | $T_A = 25$ °C, $f = 1$ MHz, | 5 | pF | | C <sub>IN</sub> : Controls | | $V_{CC} = 3.3 \text{ V}$ | 6 | pF | | C <sub>OUT</sub> | Output capacitance | | 6 | pF | ## AC Test Loads and Waveforms[4] #### Notes - Tested initially and after any design or process changes that may affect these parameters. Test conditions assume signal transition time of 3 ns or less, timing reference levels of 1.5 V, input pulse levels of 0 to 3.0 V, and output loading of the specified I<sub>OL</sub>/I<sub>OH</sub> and capacitance C<sub>L</sub> = 30 pF. ## **Switching Characteristics** Over the Operating Range<sup>[6]</sup> | D | December 1 | _ | -12 | _ | -15 | 11 | |--------------------------------|-------------------------------------|-----|-----|-----|-----|------| | Parameter | Description | Min | Max | Min | Max | Unit | | Read Cycle | | | • | • | • | • | | t <sub>RC</sub> | Read cycle time | 12 | _ | 15 | _ | ns | | t <sub>AA</sub> | Address to data valid | _ | 12 | _ | 15 | ns | | t <sub>OHA</sub> | Data hold from address change | 3 | - | 3 | _ | ns | | t <sub>ACE</sub> | CE LOW to data valid | _ | 12 | - | 15 | ns | | t <sub>DOE</sub> | OE LOW to data valid | _ | 5 | _ | 6 | ns | | t <sub>LZOE</sub> | OE LOW to low Z <sup>[7]</sup> | 0 | _ | 0 | _ | ns | | t <sub>HZOE</sub> | OE HIGH to high Z <sup>[7, 8]</sup> | _ | 5 | _ | 6 | ns | | t <sub>LZCE</sub> | CE LOW to low Z <sup>[7]</sup> | 3 | _ | 3 | _ | ns | | t <sub>HZCE</sub> | CE HIGH to high Z <sup>[7, 8]</sup> | | 6 | _ | 7 | ns | | t <sub>PU</sub> | CE LOW to power-up | 0 | _ | 0 | _ | ns | | t <sub>PD</sub> | CE HIGH to power-down | _ | 12 | _ | 15 | ns | | Write Cycle <sup>[9, 10]</sup> | )] | | | • | | | | t <sub>WC</sub> | Write cycle time | 12 | _ | 15 | _ | ns | | t <sub>SCE</sub> | CE LOW to write end | 8 | _ | 10 | _ | ns | | t <sub>AW</sub> | Address setup to write end | 8 | _ | 10 | _ | ns | | t <sub>HA</sub> | Address hold from write end | 0 | _ | 0 | _ | ns | | t <sub>SA</sub> | Address setup to write start | 0 | _ | 0 | _ | ns | | t <sub>PWE</sub> | WE pulse width | 8 | _ | 10 | _ | ns | | t <sub>SD</sub> | Data setup to write end | 7 | _ | 8 | _ | ns | | t <sub>HD</sub> | Data hold from write end | 0 | _ | 0 | _ | ns | | t <sub>HZWE</sub> | WE low to high Z <sup>[9]</sup> | _ | 7 | _ | 7 | ns | | t <sub>LZWE</sub> | WE high to low Z <sup>[7]</sup> | 3 | _ | 3 | _ | ns | <sup>5.</sup> Tested initially and after any design or process changes that may affect these parameters. 6. Test conditions assume signal transition time of 3 ns or less, timing reference levels of 1.5 V, input pulse levels of 0 to 3.0 V, and output loading of the specified I<sub>OL</sub>/I<sub>OH</sub> and capacitance C<sub>L</sub> = 30 pF. At any given temperature and voltage condition, t<sub>HZCE</sub> is less than t<sub>LZCE</sub>, t<sub>HZOE</sub> is less than t<sub>LZCE</sub>, and t<sub>HZWE</sub> is less than t<sub>LZWE</sub> for any given device. t<sub>HZOE</sub>, t<sub>HZCE</sub>, t<sub>HZWE</sub> are specified with C<sub>L</sub> = 5 pF as in AC Test Loads. Transition is measured ±500 mV from steady state voltage. The internal write time of the memory is defined by the overlap of CE LOW and WE LOW. Both signals must be LOW to initiate a write and either signal can terminate a write by going HIGH. The data input set-up and hold timing should be referenced to the rising edge of the signal that terminates the write. The minimum write cycle time for write cycle #3 (WE controlled, OE LOW) is the sum of t<sub>HZWE</sub> and t<sub>SD</sub>. ## Data Retention Characteristics (Over the Operating Range - L version only) | Parameter | Description | Conditions | Min | Max | Unit | |-------------------|--------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----|------| | $V_{DR}$ | V <sub>CC</sub> for data retention | | 2.0 | _ | V | | I <sub>CCDR</sub> | Data retention current | $\frac{V_{CC}}{QC} = V_{DR} = 2.0 \text{ V},$ | 0 | 20 | μΑ | | t <sub>CDR</sub> | Chip deselect to data retention time | $\begin{array}{l} V_{CC} = V_{DR} = 2.0 \text{ V,} \\ \overline{CE} \geq V_{CC} - 0.3 \text{ V,} \\ V_{IN} \geq V_{CC} - 0.3 \text{ V or} \\ V_{IN} \leq 0.3 \text{ V} \end{array}$ | 0 | _ | ns | | t <sub>R</sub> | Operation recovery time | | t <sub>RC</sub> | - | ns | ## **Data Retention Waveform** ## **Switching Waveforms** Figure 1. Read Cycle No. 1<sup>[11, 12]</sup> Figure 2. Read Cycle No. 2<sup>[12, 13]</sup> ### Notes - 11. Device is continuously selected. $\overline{OE}$ , $\overline{CE} = V_{\parallel L}$ . 12. $\overline{WE}$ is HIGH for read cycle. - 13. Address valid prior to or coincident with $\overline{\text{CE}}$ transition LOW. ## Switching Waveforms (continued) Figure 3. Write Cycle No. 1 (WE Controlled)[9, 14, 15] Figure 4. Write Cycle No. 2 (CE Controlled)[9, 14, 15] Figure 5. Write Cycle No. 3 (WE Controlled, OE LOW)[10, 15] - 14. Data I/O is high impedance if $\overline{\text{OE}} = \text{V}_{\text{IL}}$ . 15. If $\overline{\text{CE}}$ goes HIGH simultaneously with WE HIGH, the output remains in a high-impedance state. 16. During this period, the I/Os are in the output state and input signals should not be applied. ### **Truth Table** | CE | WE | OE | Input/Output | Mode | Power | |----|----|----|--------------|---------------------------|----------------------------| | Н | Х | Х | High Z | Deselect/Power-down | Standby (I <sub>SB</sub> ) | | L | Н | L | Data Out | Read | Active (I <sub>CC</sub> ) | | L | L | Х | Data In | Write | Active (I <sub>CC</sub> ) | | L | Н | Н | High Z | Deselect, Output disabled | Active (I <sub>CC</sub> ) | ## **Ordering Information** Cypress offers other versions of this type of product in many different configurations and features. The following table contains only the list of parts that are currently available. For a complete listing of all options, visit the Cypress website at www.cypress.com and refer to the product summary page at http://www.cypress.com/products or contact your local sales representative. Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives and distributors. To find the office closest to you, visit us at http://www.cypress.com/go/datasheet/offices. | Speed<br>(ns) | Ordering Code | Package<br>Diagram | Package Type | Operating<br>Range | |---------------|-------------------|--------------------|-----------------------------|--------------------| | 12 | CY7C1399BN-12VXC | 51-85031 | 28-pin molded SOJ (Pb-free) | Commercial | | | CY7C1399BN-12ZXC | 51-85071 | 28-pin TSOP I (Pb-free) | | | | CY7C1399BNL-12ZXC | | 28-pin TSOP I (Pb-free) | | | | CY7C1399BN-12VXI | 51-85031 | 28-pin molded SOJ (Pb-free) | Industrial | | 15 | CY7C1399BN-15ZXI | 51-85071 | 28-pin TSOP I (Pb-free) | Industrial | | | CY7C1399BN-15VXA | 51-85031 | 28-pin molded SOJ (Pb-free) | Automotive-A | Contact your local sales representative regarding availability of these parts. #### Ordering Code Definitions ## **Package Diagrams** #### Figure 6. 28-pin (300-Mil) Molded SOJ (51-85031) NOTE : - 1. JEDEC STD REF MO088 - 2. BODY LENGTH DIMENSION DOES NOT INCLUDE MOLD PROTRUSION/END FLASH MOLD PROTRUSION/END FLASH SHALL NOT EXCEED 0.006 in (0.152 mm) PER SIDE - 3. DIMENSIONS IN INCHES MIN. Figure 7. 28-pin TSOP 1 (8 x 13.4 mm) (51-85071) ## Acronyms | Acronym | Description | |---------|-----------------------------------------| | BHE | byte high enable | | BLE | byte low enable | | CE | chip enable | | CMOS | complementary metal oxide semiconductor | | I/O | input/output | | OE | output enable | | SRAM | static random access memory | | TSOP | thin small outline package | | WE | write enable | ## **Document Conventions** ## **Units of Measure** | Symbol | Unit of Measure | |--------|-----------------| | ns | nanosecond | | V | volt | | μA | microampere | | mA | milliampere | | mV | millivolt | | mW | milliwatt | | MHz | megahertz | | pF | picofarad | | °C | degree Celsius | | W | watt | # **Document History Page** | Revision | ECN | Orig. of<br>Change | Submission<br>Date | Description of Change | |----------|---------|--------------------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ** | 423877 | NXR | See ECN | New Data Sheet | | *A | 498575 | NXR | See ECN | Added Automotive-A range<br>Removed I <sub>OS</sub> parameter from DC Electrical Characteristics table<br>Updated Ordering Information table. | | *B | 2896382 | AJU | 03/19/2010 | Removed obsolete part numbers from Ordering Information table and updated package diagrams. | | *C | 3053362 | PRAS | 10/08/2010 | Removed pruned part numbers CY7C1399BNL-15VXC and CY7C1399BNL-15VXCT. Added Ordering Code Definitions. | | *D | 3383869 | TAVA | 09/26/2011 | Added Commercial temperature range under Features section on page 1. Removed reference to AN1064-SRAM System Design Guidelines on page 1. Modified the notes in figures under Read cycle and Write cycle sections. Updated template according to current Cypress standards. Rearranged sections for better clarity. Revised package diagrams. Added Acronyms and Units of measure. | ## Sales, Solutions, and Legal Information #### Worldwide Sales and Design Support Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations. #### **Products** Automotive cypress.com/go/automotive cypress.com/go/clocks lnterface cypress.com/go/interface cypress.com/go/powerpsoc cypress.com/go/plc cypress.com/go/memory Optical & Image Sensing cypress.com/go/image PSoC cypress.com/go/psoc Touch Sensing cypress.com/go/touch USB Controllers cypress.com/go/USB Wireless/RF cypress.com/go/wireless #### **PSoC Solutions** psoc.cypress.com/solutions PSoC 1 | PSoC 3 | PSoC 5 © Cypress Semiconductor Corporation, 2006-2011. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, compilation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress. Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Use may be limited by and subject to the applicable Cypress software license agreement.