

# SANYO Semiconductors DATA SHEET

An ON Semiconductor Company



## **Monolithic Digital IC** LB1980H — For VCR Capstan Motors 3-Phase Brushless Motor Driver

#### **Overview**

The LB1980JH is a 3-phase brushless motor driver that is particularly appropriate for VCR capstan motor drivers.

#### **Functions**

- 3-phase full-wave drive
- Built-in torque ripple correction circuit (variable correction ratio)
- Current limiter circuit
- Upper and lower side output stage over-saturation prevention circuit that does not require external capacitors.
- FG amplifier
- Thermal shutdown circuit

#### **Specifications** Absolute Maximum Ratings at Ta = 25°C

| Parameter                   | Symbol              | Conditions           | Ratings     | Unit |
|-----------------------------|---------------------|----------------------|-------------|------|
| Maximum supply voltage      | V <sub>CC</sub> max |                      | 7           | V    |
|                             | V <sub>S</sub> max  |                      | 24          | V    |
| Maximum output current      | I <sub>O</sub> max  |                      | 1.3         | А    |
| Allowable power dissipation | Pd max              | Mounted on a board * | 1.81        | W    |
|                             |                     | Independent IC       | 0.77        | W    |
| Operating temperature       | Topr                |                      | -20 to 75   | °C   |
| Storage temperature         | Tstg                |                      | -55 to +150 | °C   |

\* Mounted on a 76.1mm×114.3mm×1.6mm, glass epoxy printed circuit board.

Any and all SANYO Semiconductor Co.,Ltd. products described or contained herein are, with regard to "standard application", intended for the use as general electronics equipment (home appliances, AV equipment, communication device, office equipment, industrial equipment etc.). The products mentioned herein shall not be intended for use for any "special application" (medical equipment whose purpose is to sustain life, aerospace instrument, nuclear control device, burning appliances, transportation machine, traffic signal system, safety equipment etc.) that shall require extremely high level of reliability and can directly threaten human lives in case of failure or malfunction of the product or may cause harm to human bodies, nor shall they grant any guarantee thereof. If you should intend to use our products for applications outside the standard applications of our customer who is considering such use and/or outside the scope of our intended standard applications, please consult with us prior to the intended use. If there is no consultation or inquiry before the intended use, our customer shall be solely responsible for the use.

Specifications of any and all SANYO Semiconductor Co., Ltd. products described or contained herein stipulate the performance, characteristics, and functions of the described products in the independent state, and are not guarantees of the performance, characteristics, and functions of the described products as mounted in the customer's products or equipment. To verify symptoms and states that cannot be evaluated in an independent device, the customer should always evaluate and test devices mounted in the customer's products or equipment.

> SANYO Semiconductor Co., Ltd. http://www.sanyosemi.com/en/network/

## LB1980H

#### Allowable Operating Ranges at $Ta = 25^{\circ}C$

| Parameter              | Symbol            | Conditions                                | Ratings        | Unit  |
|------------------------|-------------------|-------------------------------------------|----------------|-------|
| Supply voltage         | VS                |                                           | 5 to 22        | V     |
|                        | V <sub>CC</sub>   |                                           | 4.5 to 5.5     | V     |
| Hall input amplitude   | V <sub>HALL</sub> | Between the hall inputs                   | ±30 to ±80     | mVo-p |
| GSENSE pin input range | VGSENSE           | With respect to the control system ground | -0.20 to +0.20 | V     |

## **Electrical Characteristics** at $Ta = 25^{\circ}C$ , $V_{CC} = 5V$ , $V_S = 15V$

| Parameter                                                | Symbol                  | Conditions                                                                                                        | Ratings |      |       | Unit  |
|----------------------------------------------------------|-------------------------|-------------------------------------------------------------------------------------------------------------------|---------|------|-------|-------|
|                                                          | -,                      |                                                                                                                   | min     | typ  | max   |       |
| V <sub>CC</sub> supply current                           | ICC                     | $R_{L}=\infty$ , $V_{CTL}=0V$ , $V_{LIM}=0V$ (Quiescent)                                                          |         | 12   | 18    | mA    |
| Outputs                                                  |                         |                                                                                                                   |         |      |       |       |
| Output saturation voltage                                | VO sat1                 | I <sub>O</sub> =500mA, Rf=0.5Ω, Sink+Source<br>V <sub>CTL</sub> =V <sub>LIM</sub> =5V(With saturation prevention) |         | 2.1  | 2.6   | V     |
|                                                          | VO sat2                 | I <sub>O</sub> =1.0mA, Rf=0.5Ω, Sink+Source<br>V <sub>CTL</sub> =V <sub>LIM</sub> =5V(With saturation prevention) |         | 2.6  | 3.5   | V     |
| Output leakage current                                   | I <sub>O</sub> leak     |                                                                                                                   |         |      | 1.0   | mA    |
| FR                                                       |                         |                                                                                                                   |         |      |       |       |
| FR pin input threshold voltage                           | V <sub>FSR</sub>        |                                                                                                                   | 2.25    | 2.50 | 2.75  | V     |
| FR pin input bias current                                | I <sub>B</sub> (FSR)    |                                                                                                                   | -5.0    |      |       | mA    |
| Control                                                  |                         | · · ·                                                                                                             |         | •    |       |       |
| CTLREF pin voltage                                       | VCREF                   |                                                                                                                   | 2.05    | 2.15 | 2.25  | V     |
| CTLREF pin input range                                   | VCREFIN                 |                                                                                                                   | 1.50    |      | 3.50  | V     |
| CTL pin input bias current                               | IB(CTL)                 | With V <sub>CTL</sub> =5V and the CTLREF pin open                                                                 |         |      | 4.0   | μA    |
| CTL pin control start voltage                            | V <sub>CTL</sub> (ST)   | With Rf=0.5 $\Omega$ , V <sub>LIM</sub> =5V, I <sub>O</sub> ≥10mA,<br>Hall input logic fixed (U, V, W=H, H, L)    | 2.00    | 2.15 | 2.30  | V     |
| CTL pin control Gm                                       | Gm(CTL)                 | With Rf=0.5 $\Omega$ , $\Delta I_O$ =200mA,<br>Hall input logic fixed (U, V, W=H, H, L)                           | 0.46    | 0.58 | 0.70  | A / \ |
| Current Limiter                                          |                         |                                                                                                                   |         |      |       |       |
| LIM current limit offset voltage                         | Voff(LIM)               | With Rf=0.5Ω, V <sub>CTL</sub> =5V, I <sub>O</sub> ≥10mA,<br>Hall input logic fixed (U, V, W=H, H, L)             | 140     | 200  | 260   | mV    |
| LIM pin input bias current                               | I <sub>B</sub> (LIM)    | With $V_{CTL}$ =5V and the $V_{CREF}$ pin open                                                                    | -2.5    |      |       | μA    |
| LIM pin current control level                            | ILIM                    | With Rf=0.5Ω, V <sub>CTL</sub> =5V, V <sub>LIM</sub> =2.06V<br>Hall input logic fixed (U, V, W=H, H, L)           | 830     | 900  | 970   | mA    |
| Hall Amplifier                                           |                         |                                                                                                                   |         |      |       |       |
| Hall amplifier input offset voltage                      | Voff(HALL)              |                                                                                                                   | -6      |      | +6    | mA    |
| Hall amplifier input bias current                        | I <sub>B</sub> (HALL)   |                                                                                                                   |         | 1.0  | 3.0   | μΑ    |
| Hall amplifier common-mode                               | V <sub>CM</sub> (HALL)  |                                                                                                                   |         | 1.3  | 3.3   | V     |
| input voltage range                                      |                         |                                                                                                                   |         |      |       |       |
| TRC                                                      |                         |                                                                                                                   |         |      |       |       |
| Torque ripple correction ratio                           | TRC                     | For the high and low peaks in the Rf waveform when $I_O=200$ mA. (Rf=0.5 $\Omega$ , with the ADJ pin open) *1     |         | 9    |       | %     |
| ADJ pin voltage                                          | V <sub>ADJ</sub>        |                                                                                                                   | 2.37    | 2.50 | 2.63  | V     |
| FG Amplifier                                             | 7,80                    |                                                                                                                   |         |      |       |       |
| FG amplifier input offset voltage                        | Voff(FG)                |                                                                                                                   | -8      |      | +8    | mV    |
| FG amplifier input bias current                          | I <sub>B</sub> (FG)     |                                                                                                                   | -100    |      | -     | nA    |
| FG amplifier output saturation voltage                   | V <sub>O</sub> sat (FG) | Sink side, for the load provided by the internal<br>pull-up resistor                                              |         |      | 0.5   | V     |
| FG amplifier voltage gain                                | V <sub>G</sub> (FG)     | For the open loop state with f=10kHz                                                                              | 41.5    | 44.5 | 47.5  | dB    |
| FG amplifier common-mode                                 | V <sub>GM</sub> (FG)    |                                                                                                                   | 0.5     |      | 4.0   | V     |
| input voltage                                            |                         |                                                                                                                   |         |      |       |       |
| Saturation                                               |                         |                                                                                                                   |         | •    |       |       |
| Saturation prevention circuit lower side voltage setting | VO sat(DET)             | The voltages between each OUT and Rf pair when $I_O{=}10mA,$ Rf=0.5 $\Omega,$ and $V_{CTL}{=}V_{LIM}{=}5V$        | 0.175   | 0.25 | 0.325 | V     |
| TSD                                                      |                         |                                                                                                                   | •       | •    |       |       |
| TSD operating temperature                                | TSD                     | Design target value *2                                                                                            |         | 180  |       | °C    |
|                                                          |                         |                                                                                                                   |         |      |       |       |

\*2. Parameters that are indicated as design target values in the conditions column are not tested.



## **Package Dimensions**



## **Pin Assignment**



## **Block Diagram**



| Pin F         | unction                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                    |
|---------------|----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|
| Pin No.       | Pin Name                         | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Equivalent circuit                                                                                                 |
| 27<br>28<br>1 | U <sub>OUT</sub><br>Vout<br>Wout | U phase output, Spark killer diodes are built-in.<br>V phase output, Spark killer diodes are built-in.<br>W phase output, Spark killer diodes are built-in.                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                    |
| 4             | Rf<br>(SENSE)                    | Output current detection. The control block current limiter<br>operates using the resistor Rf connected between these                                                                                                                                                                                                                                                                                                                                                                                                                                 | ₹ 27<br>28<br>2150μA                                                                                               |
| 5             | Rf<br>(PWR)                      | pins and ground. Also, the lower side saturation<br>prevention circuit and the torque ripple correction circuit<br>operate based on the voltages across this resistor. It is<br>especially important to note that, since the saturation<br>prevention level is set using this voltage, the lower side<br>saturation prevention circuit will become less effective in<br>the high current region if the value of Rf is lowered<br>excessively. Also, the PWR and SENSE pins must be<br>connected together.                                             | 1 OUT Lower side saturation   prevention circuit input block VCC   200Ω 10µA   200Ω 10µA   200Ω 7/7   Rf (PWR) 7/7 |
| 22            | ٧ <sub>S</sub>                   | Output block power supply                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                    |
| 5             | GSENSE                           | Ground sensing. The influence of the common ground<br>impedance on Rf can be excluded by connecting this pin<br>to nearest ground for the Rf resistor side of the motor<br>ground wiring that includes Rf. (This pin must not be left<br>open.)                                                                                                                                                                                                                                                                                                       |                                                                                                                    |
| 6             | FR                               | Forward / reverse selection. The voltage applied to this pin selects the motor direction (forward or reverse). (Vth=2.5V at V <sub>CC</sub> =5V (typical))                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                    |
| 23            | ADJ                              | Used for external adjustment of the torque ripple correction ratio. Apply a voltage externally with a low-impedance circuit to the ADJ pin to adjust the correction ratio. The correction ratio falls as the applied voltage is increased, and increases as the applied voltage decreases. The torque ripple correction ratio can be modified by factors in the range 0 to 2 times the ratio that applies when his pin is left open. (The pin voltage is set to about V <sub>CC</sub> / 2 internally, and the input impedance is about 5k $\Omega$ .) | $FR \\ 6 \\ 200\Omega \\ 7 \\ 7 \\ 7 \\ 7 \\ 7 \\ 7 \\ 7 \\ 7 \\ 7 \\ $                                            |
| 7             | GND                              | Ground for all circuits other than the output transistors.<br>The lowest potential of the output transistors is that of the<br>Rf pin.                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                    |
| 8             | FG <sub>IN</sub> -               | Input used when the FG amplifier is used as an inverting input. A feedback resistor must be connected between FG <sub>OUT</sub> and this pin.                                                                                                                                                                                                                                                                                                                                                                                                         | <sup>V</sup> CC4<br>5μΑ 😝                                                                                          |
| 9             | FG <sub>IN</sub> +               | Non-inverting input used when the FG amplifier is used as<br>a differential input amplifier. No bias is applied internally.                                                                                                                                                                                                                                                                                                                                                                                                                           | $\begin{array}{c} FG_{IN}(-) \\ \textcircled{9} \\ 300\Omega \\ \end{array}$                                       |
| 10            | FG <sub>OUT</sub>                | FG amplifier output. There is an internal resistive load.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | $V_{CC}$ $V_{CC}$ $V_{CC}$<br>$\geq 2k\Omega$ FGOUT<br>$300\Omega$ $\leq 10k\Omega$                                |
| 14            | FC                               | Speed control loop frequency characteristics correction.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                    |

Continued on next page.

| Pin No. | Pin Name          | Function                                                                                                                                                                                                                            | Equivalent circuit                                        |
|---------|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------|
| 11      | CTL               | Speed control input. The control implemented is fixed current drive controlled by current feedback from Rf. Gm=0.58 / V (typical) when Rf=0.5W                                                                                      | $V_{CC}$ $\downarrow V_{CC}$ $\downarrow V_{CC}$          |
| 12      | CTLREF            | Control reference voltage. While this pin is set to about $0.43 \times V_{CC}$ internally, this voltage can be modified by applying a voltage from a low-impedance circuit. (The input impedance is about $4.3 \mathrm{k}\Omega$ ). | $\begin{array}{c} CTL \\ (1) \\ 200\Omega \\ \end{array}$ |
| 13      | LIM               | Current limiter function control. The output current can be varied linearly by applying a voltage to this pin. The slope is $0.5A / V$ (typical) when Rf= $0.5\Omega$ .                                                             |                                                           |
| 15      | U <sub>IN</sub> + | U phase Hall element inputs.                                                                                                                                                                                                        | (+) input (-) input                                       |
| 16      | U <sub>IN</sub> ⁻ | Logic high is defined as states where IN <sup>+</sup> >IN <sup>-</sup> .                                                                                                                                                            |                                                           |
| 17      | $\vee_{IN}^+$     | V phase Hall element inputs.                                                                                                                                                                                                        |                                                           |
| 18      | V <sub>IN</sub> - | Logic high is defined as states where IN <sup>+</sup> >IN <sup>-</sup> .                                                                                                                                                            | μ 2001 μ 2001 μ                                           |
| 19      | w <sub>IN</sub> + | W phase Hall element inputs.                                                                                                                                                                                                        |                                                           |
| 20      | WIN <sup>-</sup>  | Logic high is defined as states where IN <sup>+</sup> >IN <sup>-</sup> .                                                                                                                                                            | <del>7)7</del>                                            |
| 21      | VCC               | Power supply for all internal blocks other than the output<br>block. This voltage must be stabilized so that noise and<br>ripple do not enter the IC.                                                                               |                                                           |

#### **Truth Table and Control Functions**

|   | Courses - Circle              | Hall input |   |   | <b>FD</b> |
|---|-------------------------------|------------|---|---|-----------|
|   | Source $\rightarrow$ Sink     | U          | V | W | FR        |
| 1 | $Phase\;V\toPhase\;W$         |            |   | L | Н         |
|   | $Phase\:W\toPhase\:V$         | Н          | н |   | L         |
| 2 | $Phase\:U\toPhase\:W$         | н          | L | L | Н         |
|   | $Phase\:W\toPhase\:U$         |            |   |   | L         |
| 3 | $Phase\:U\toPhase\:V$         | Н          | 1 | н | Н         |
|   | $Phase\;V\toPhase\;U$         |            | L |   | L         |
| 4 | $Phase\:W\toPhase\:V$         | L          | L | н | Н         |
|   | $Phase\;V\toPhase\;W$         |            |   |   | L         |
| 5 | Phase W $\rightarrow$ Phase U | L          | н | н | Н         |
|   | Phase U $\rightarrow$ Phase W |            |   |   | L         |
| 6 | Phase V $\rightarrow$ Phase U |            | н |   | Н         |
|   | Phase U $\rightarrow$ Phase V | L          |   | L | L         |
|   |                               |            |   |   |           |

- Note: In the FR column, "H" refers to a voltage of 2.75V or higher, and "L" refers to 2.25V or lower (when VCC=5V.)
- Note: In the Hall input column, "H" refers to the state in the corresponding phase where the +input is at a potential at least 0.01V higher than the -input, and "L" refers to the state where the -input is at a potential at least 0.01V higher than the +input.

Note: Since the drive technique adopted is a 180° technique, phases other than the sink and source phase do not turn off.

#### **Control Function and Current Limiter Function**



### **Application Circuit Example**



- SANYO Semiconductor Co.,Ltd. assumes no responsibility for equipment failures that result from using products at values that exceed, even momentarily, rated values (such as maximum ratings, operating condition ranges, or other parameters) listed in products specifications of any and all SANYO Semiconductor Co.,Ltd. products described or contained herein.
- SANYO Semiconductor Co.,Ltd. strives to supply high-quality high-reliability products, however, any and all semiconductor products fail or malfunction with some probability. It is possible that these probabilistic failures or malfunction could give rise to accidents or events that could endanger human lives, trouble that could give rise to smoke or fire, or accidents that could cause damage to other property. When designing equipment, adopt safety measures so that these kinds of accidents or events cannot occur. Such measures include but are not limited to protective circuits and error prevention circuits for safe design, redundant design, and structural design.
- In the event that any or all SANYO Semiconductor Co.,Ltd. products described or contained herein are controlled under any of applicable local export control laws and regulations, such products may require the export license from the authorities concerned in accordance with the above law.
- No part of this publication may be reproduced or transmitted in any form or by any means, electronic or mechanical, including photocopying and recording, or any information storage or retrieval system, or otherwise, without the prior written consent of SANYO Semiconductor Co.,Ltd.
- Any and all information described or contained herein are subject to change without notice due to product/technology improvement, etc. When designing equipment, refer to the "Delivery Specification" for the SANYO Semiconductor Co.,Ltd. product that you intend to use.
- Information (including circuit diagrams and circuit parameters) herein is for example only; it is not guaranteed for volume production.
- Upon using the technical information or products described herein, neither warranty nor license shall be granted with regard to intellectual property rights or any other rights of SANYO Semiconductor Co.,Ltd. or any third party. SANYO Semiconductor Co.,Ltd. shall not be liable for any claim or suits with regard to a third party's intellectual property rights which has resulted from the use of the technical information and products mentioned above.

This catalog provides information as of June, 2007. Specifications and information herein are subject to change without notice.