



# Three-Phase Brushless Motor Driver for VCR Capstan Motors

#### Overview

The LB1999M is a 3-phase brushless motor driver that is particularly appropriate for VCR capstan motor drivers.

#### **Functions**

- · 3-phase full-wave drive
- · Built-in torque ripple correction circuit (fixed correction ratio)
- · Built-in current limiter circuit and control characteristics that include gain switching
- Upper and lower side output stage over-saturation prevention circuit that does not require external capacitors.
- · FG amplifier with built-in Schmitt comparator
- · Thermal shutdown circuit

# **Package Dimensions**

unit: mm

#### 3129-MFP36SLF





- Any and all SANYO products described or contained herein do not have specifications that can handle applications that require extremely high levels of reliability, such as life-support systems, aircraft's control systems, or other applications whose failure can be reasonably expected to result in serious physical and/or material damage. Consult with your SANYO representative nearest you before using any SANYO products described or contained herein in such applications.
- SANYO assumes no responsibility for equipment failures that result from using products at values that exceed, even momentarily, rated values (such as maximum ratings, operating condition ranges, or other parameters) listed in products specifications of any and all SANYO products described or contained herein.

# **Specifications** Absolute Maximum Ratings at Ta = 25°C

| Parameter                   | Symbol              | Conditions         | Ratings      | Unit |
|-----------------------------|---------------------|--------------------|--------------|------|
| Management and the second   | V <sub>CC</sub> max |                    | 7            | V    |
| Maximum supply voltage      | V <sub>S</sub> max  |                    | 24           | V    |
| Maximum output current      | I <sub>O</sub> max  |                    | 1.3          | Α    |
| Allowable power dissipation | Pd max              | Independent device | 0.95         | W    |
| Operating temperature       | Topr                |                    | -20 to + 75  | °C   |
| Storage temperature         | Tstg                |                    | -55 to + 150 | °C   |

## Allowable Operating Ranges at $Ta = 25^{\circ}C$

| Parameter                                  | Symbol            | Conditions                                | Ratings         | Unit  |
|--------------------------------------------|-------------------|-------------------------------------------|-----------------|-------|
| Cumply valtage                             | V <sub>S</sub>    |                                           | 5 to 22         | V     |
| Supply voltage                             | V <sub>CC</sub>   |                                           | 4.5 to 5.5      | V     |
| Hall input amplitude                       | V <sub>HALL</sub> | Between the Hall inputs                   | ±30 to ±80      | mVo-p |
| GSENSE pin input range V <sub>GSENSE</sub> |                   | With respect to the control system ground | -0.20 to + 0.20 | V     |

# Electrical Characteristics at Ta = 25°C, $V_{CC}$ = 5 V, $V_{S}$ = 15 V

| Doromotor                                      | Cumbal                  | Conditions                                                                                                                  | Ratings |      |      | Unit |
|------------------------------------------------|-------------------------|-----------------------------------------------------------------------------------------------------------------------------|---------|------|------|------|
| Parameter                                      | Symbol                  | Conditions                                                                                                                  | min     | typ  | max  | Unit |
| VCC supply current                             | Icc                     | RL = ∞, V <sub>CTL</sub> = 0 V (Quiescent)                                                                                  |         | 12   | 18   | mA   |
| [Outputs]                                      |                         |                                                                                                                             |         |      |      |      |
| Output activistics valtage                     | V <sub>O</sub> sat1     | $I_O$ = 500 mA, Rf = 0.5 Ω, Sink + Source $V_{CTL}$ = $V_{LIM}$ = 5 V (With saturation prevention)                          |         | 2.1  | 2.6  | V    |
| Output saturation voltage                      | V <sub>O</sub> sat2     | $I_O$ = 1.0 A, Rf = 0.5 Ω, Sink + Source<br>$V_{CTL}$ = $V_{LIM}$ = 5 V (With saturation prevention)                        |         | 2.6  | 3.5  | V    |
| Output leakage current                         | l <sub>O</sub> leak     |                                                                                                                             |         |      | 1.0  | mA   |
| [FR]                                           | •                       |                                                                                                                             | •       |      |      |      |
| FR pin input threshold voltage                 | V <sub>FSR</sub>        |                                                                                                                             | 2.25    | 2.50 | 2.75 | V    |
| FR pin input bias current                      | I <sub>B</sub> (FSR)    |                                                                                                                             | -5.0    |      |      | μΑ   |
| [Control]                                      |                         |                                                                                                                             | ı       |      |      |      |
| CTLREF pin voltage                             | V <sub>CREF</sub>       |                                                                                                                             | 2.37    | 2.50 | 2.63 | V    |
| CTLREF pin input range                         | V <sub>CREFIN</sub>     |                                                                                                                             | 1.7     |      | 3.50 | V    |
| CTL pin input bias current                     | I <sub>B</sub> (CTL)    | With V <sub>CTL</sub> = 5 V and the CTLREF pin open                                                                         |         |      | 8.0  | μΑ   |
| CTL pin control start voltage                  | V <sub>CTL</sub> (ST)   | With Rf = 0.5 $\Omega$ , V <sub>LIM</sub> = 5 V, I <sub>O</sub> $\geq$ 10 mA,<br>Hall input logic fixed (U, V, W = H, H, L) | 2.20    | 2.35 | 2.50 | V    |
| CTL pin control switching voltage              | V <sub>CTL</sub> (ST2)  |                                                                                                                             | 3.00    | 3.15 | 3.30 | V    |
| CTL pin control Gm1                            | Gm (CTL)                | With Rf = 0.5 $\Omega$ , $\Delta I_O$ = 200 mA,<br>Hall input logic fixed (U, V, W = H, H, L)                               | 0.52    | 0.65 | 0.78 | A/V  |
| CTL pin control Gm2                            | Gm2 (CTL)               | With Rf = $0.5 \Omega$ , $\Delta V_{CTL} = 200 \text{ mV}$ ,<br>Hall input logic fixed (U, V, W = H, H, L)                  | 1.20    | 1.50 | 1.80 | A/V  |
| Current Limiter]                               |                         |                                                                                                                             |         |      |      |      |
| LIM current limit offset voltage               | Voff (LIM)              | With Rf = 0.5 $\Omega$ , V <sub>CTL</sub> = 5 V, I <sub>O</sub> $\geq$ 10 mA,<br>Hall input logic fixed (U, V, W = H, H, L) | 140     | 200  | 260  | mV   |
| LIM pin input bias current                     | I <sub>B</sub> (LIM)    | With $V_{CTL} = 5 \text{ V}$ and the $V_{CREF}$ pin open, $V_{LIM} = 0 \text{ V}$                                           | -2.5    |      |      | μΑ   |
| LIM pin current control level                  | I <sub>LIM</sub>        | With Rf = 0.5 $\Omega$ , V <sub>CTL</sub> = 5 V, V <sub>LIM</sub> = 2.06 V,<br>Hall input logic fixed (U, V, W = H, H, L)   | 830     | 900  | 970  | mA   |
| [Hall Amplifier]                               |                         |                                                                                                                             |         |      |      |      |
| Hall amplifier input offset voltage            | Voff (HALL)             |                                                                                                                             | -6      |      | +6   | mV   |
| Hall amplifier input bias current              | I <sub>B</sub> (HALL)   |                                                                                                                             |         | 1.0  | 3.0  | μΑ   |
| Hall amplifier common-mode input voltage range | V <sub>CM</sub> (HALL)  |                                                                                                                             | 1.3     |      | 3.3  | V    |
| Torque ripple correction ratio                 | TRC                     | For the high and low peaks in the Rf waveform when $I_O = 200$ mA. $(Rf = 0.5 \ \Omega)^{*1}$                               |         | 9    |      | %    |
| [FG Amplifier]                                 | •                       |                                                                                                                             |         |      |      |      |
| FG amplifier input offset voltage              | Voff (FG)               |                                                                                                                             | -8      |      | +8   | mV   |
| FG amplifier input bias current                | I <sub>B</sub> (FG)     |                                                                                                                             | -100    |      |      | nA   |
| FG amplifier output saturation voltage         | V <sub>O</sub> sat (FG) | Sink side, for the load provided by the internal pull-up resistor                                                           |         | 0.5  | 0.6  | V    |
| FG bias voltage                                | V <sub>FGBI</sub>       |                                                                                                                             | 2.4     | 2.5  | 2.6  | V    |
| FG amplifier common-mode input voltage         | V <sub>GM</sub> (FG)    |                                                                                                                             | 0.5     |      | 4.0  | V    |

 $Notes: \ 1. \ The \ torque \ ripple \ correction \ ratio \ is \ determined \ as \ follows \ from \ the \ Rf \ voltage \ waveform.$ 

2. Parameters that are indicated as design target values in the conditions column are not tested.

Continued on next page.

#### LB1999M

Continued from preceding page.

| Parameter                                                | Cumbal                   | Conditions                                                                                                             | Ratings |      |       | I I = i4 |  |
|----------------------------------------------------------|--------------------------|------------------------------------------------------------------------------------------------------------------------|---------|------|-------|----------|--|
| Parameter                                                | Symbol Conditions        |                                                                                                                        | min     | typ  | max   | Unit     |  |
| [Saturation]                                             | •                        |                                                                                                                        |         |      |       |          |  |
| Saturation prevention circuit lower side voltage setting | V <sub>O</sub> sat (DET) | The voltages between each OUT and Rf pair when I $_{O}$ = 10 mA, Rf = 0.5 $\Omega$ , and V $_{CTL}$ = V $_{LIM}$ = 5 V | 0.175   | 0.25 | 0.325 | ٧        |  |
| [Schmitt Amplifier]                                      | [Schmitt Amplifier]      |                                                                                                                        |         |      |       |          |  |
| Duty ratio                                               | DUTY                     | Under the specified conditions ( $R_F = 39 \text{ k}\Omega$ )                                                          | 48.7    | 50   | 51.3  | %        |  |
| Upper side output saturation voltage                     | Vsatu (SH)               | $I_{O} = -20 \mu A$                                                                                                    | 4.8     |      |       | V        |  |
| Lower side output saturation voltage                     | Vsatd (SH)               | $I_{O} = 100 \mu\text{A}$                                                                                              |         |      | 0.2   | V        |  |
| Hysteresis width                                         | Vhys                     |                                                                                                                        | 32      | 46   | 60    | mV       |  |
| TSD operating temperature                                | T-TSD                    | Design target value*2                                                                                                  |         | 170  |       | °C       |  |

 $Notes: 1. The torque \ ripple \ correction \ ratio \ is \ determined \ as \ follows \ from \ the \ Rf \ voltage \ waveform.$ 

2. Parameters that are indicated as design target values in the conditions column are not tested.



$$Correction \ ratio = \ \frac{2 \times (V_p - V_b)}{V_p - V_b} \ 100 \times (\%)$$

A11111

### **Truth Table and Control Functions**

|   | Source → Sink                       | Hall input |   |   | FR |
|---|-------------------------------------|------------|---|---|----|
|   | Source → Sink                       | U          | V | W | FK |
| 1 | $\text{Phase V} \to \text{Phase W}$ | Н          | Н |   | Н  |
| ' | $\text{Phase W} \to \text{Phase V}$ | П          | П | L | L  |
| 2 | $\text{Phase U} \to \text{Phase W}$ | Н          | L |   | Н  |
| _ | $\text{Phase W} \to \text{Phase U}$ |            |   |   | L  |
| 3 | $Phase\:U\toPhase\:V$               | Н          | L | Н | Н  |
|   | $Phase\:V\toPhase\:U$               |            |   |   | L  |
| _ | $Phase\:W\toPhase\:V$               |            | L | Н | Н  |
| 4 | $Phase \ V \rightarrow Phase \ W$   | -          |   | П | L  |
| _ | Phase $W \rightarrow Phase U$       |            | Н | Н | Н  |
| 5 | Phase U → Phase W                   |            | " | " | L  |
| _ | Phase $V \rightarrow Phase U$       |            | Н |   | Н  |
| 6 | Phase $U \rightarrow Phase V$       | L          | П | L | L  |
|   |                                     |            |   |   |    |

Note: Since the drive technique adopted is a  $180^{\circ}$  technique, phases other than the sink and source phase do not turn off.

Note: In the FR column, "H" refers to a voltage of 2.75 V or higher, and "L" refers to 2.25 V or lower (when  $V_{CC}$  = 5 V.)

Note: In the Hall input column, "H" refers to the state in the corresponding phase where the + input is at a potential at least 0.01 V higher than the - input, and "L" refers to the state where the - input is at a potential at least 0.01 V higher than the + input.

# **Control Function and Current Limiter Function**



# **Pin Descriptions**

| Pin No.  | Pin                                    | Function                                                                                                                                                                                                                            | Equivalent circuit                                                                                                                           |
|----------|----------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|
| 3        | FG <sub>IN</sub> +                     | Input used when the FG amplifier is used as an inverting input. A feedback resistor must be connected between FG <sub>OUT</sub> and this pin.                                                                                       | V <sub>CC</sub> å 5µA ₩                                                                                                                      |
| 4        | FG <sub>IN</sub> <sup>-</sup>          | Noninverting input used when the FG amplifier is used as a differential input amplifier. No bias is applied internally.                                                                                                             | FG <sub>in</sub> (-)  3  3  3  3  3  3  3  3  3  3  4  3  4  3  4  3  4  3  4  3  4  3  4  3  4  3  4  3  4  3  4  3  4  3  4  3  4  3  4  4 |
| 5        | FG <sub>OUT</sub>                      | FG amplifier output. There is an internal resistive load.                                                                                                                                                                           | V <sub>CC</sub> † V <sub>CC</sub> † V <sub>CC</sub>                                                                                          |
| 6        | FGS                                    | Control reference voltage. While this pin is set to about $0.43 \times V_{CC}$ internally, this voltage can be modified by applying a voltage from a low-impedance circuit. (The input impedance is about $4.3~\mathrm{k}\Omega$ ). | 10kΩ \$\begin{array}{cccccccccccccccccccccccccccccccccccc                                                                                    |
| 9        | FC                                     | Speed control loop frequency characteristics correction.                                                                                                                                                                            | # # \$\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\                                                                                                     |
| 7        | CTL                                    | Speed control input. The control implemented is fixed current drive controlled by current feedback from Rf. $Gm = 0.58/V \text{ (typical) when Rf} = 0.5 \ \Omega.$                                                                 | CTL 200 Ω 200 μA 8 max                                                                                                                       |
| 8        | LIM                                    | Current limiter function control. The output current can be varied linearly by applying a voltage to this pin. The slope is 0.5 A/V (typical) when Rf = 0.5 $\Omega$ .                                                              | LIM (B - 200 Ω )  100 μA )  A11116                                                                                                           |
| 10<br>11 | U <sub>IN</sub> +<br>U <sub>IN</sub> - | U phase Hall element inputs.  Logic high is defined as states where IN <sup>+</sup> > IN <sup>-</sup> .                                                                                                                             | (12,14) (13,15)                                                                                                                              |
| 12<br>13 | V <sub>IN</sub> +<br>V <sub>IN</sub> - | V phase Hall element inputs.  Logic high is defined as states where IN <sup>+</sup> > IN <sup>-</sup> .                                                                                                                             | 200Ω 200Ω 200Ω 200Ω                                                                                                                          |
| 14<br>15 | W <sub>IN</sub> +<br>W <sub>IN</sub> - | W phase Hall element inputs. Logic high is defined as states where IN <sup>+</sup> > IN <sup>-</sup> .                                                                                                                              | A11514                                                                                                                                       |
| 16       | V <sub>CC</sub>                        | Power supply for all internal blocks other than the output block. This voltage must be stabilized so that noise and ripple do not enter the IC.                                                                                     |                                                                                                                                              |

Continued on next page.

#### LB1999M

Continued from preceeding page.

| Pin No.        | Pin                                                      | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Equivalent circuit                                                                                      |
|----------------|----------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|
| 21             | V <sub>S</sub>                                           | Output block power supply                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                         |
| 23<br>31       | Rf (PWR)<br>Rf (SNS)                                     | Output current detection. The control block current limiter operates using the resistor Rf connected between these pins and ground. Also, the lower side saturation prevention circuit and the torque ripple correction circuit operate based on the voltages to this pin. It is especially important to note that, since the saturation prevention level is set using this voltage, the lower side saturation prevention circuit will become less effective in the large current region if the value of Rf is lowered excessively. Also, the PWR and SENSE pins must be connected together. | V <sub>S</sub> 150μA  Lower side saturation prevention circuit input block  V <sub>CC</sub> 30k Ω  10μA |
| 26<br>27<br>28 | U <sub>OUT</sub><br>V <sub>OUT</sub><br>W <sub>OUT</sub> | U phase output V phase output (Spark killer diodes are built-in.) W phase output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Rf (SENSE) Rf (PWR) A11115                                                                              |
| 32             | GSENSE                                                   | Ground sensing. The influence of the common ground impedance on Rf can be excluded by connecting this pin to nearest ground for the Rf resistor side of the motor ground wiring that includes Rf. (This pin must not be left open.)                                                                                                                                                                                                                                                                                                                                                          |                                                                                                         |
| 33             | FR                                                       | Forward/reverse selection. The voltage applied to this pin selects the motor direction (forward or reverse). (Vth = 2.5 V at $V_{CC}$ = 5 V (typical))                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                         |

## **Pin Assignment**



Note: Although the FRAME pins and the GND pins are not connected internally, the potentials of the GND pins and the FRAME pins externally be identical to assure ground potential stability.

### **Block Diagram**



# **Sample Application Circuit**



- Specifications of any and all SANYO products described or contained herein stipulate the performance, characteristics, and functions of the described products in the independent state, and are not guarantees of the performance, characteristics, and functions of the described products as mounted in the customer's products or equipment. To verify symptoms and states that cannot be evaluated in an independent device, the customer should always evaluate and test devices mounted in the customer's products or equipment.
- SANYO Electric Co., Ltd. strives to supply high-quality high-reliability products. However, any and all semiconductor products fail with some probability. It is possible that these probabilistic failures could give rise to accidents or events that could endanger human lives, that could give rise to smoke or fire, or that could cause damage to other property. When designing equipment, adopt safety measures so that these kinds of accidents or events cannot occur. Such measures include but are not limited to protective circuits and error prevention circuits for safe design, redundant design, and structural design.
- In the event that any or all SANYO products (including technical data, services) described or contained herein are controlled under any of applicable local export control laws and regulations, such products must not be exported without obtaining the export license from the authorities concerned in accordance with the above law.
- No part of this publication may be reproduced or transmitted in any form or by any means, electronic or mechanical, including photocopying and recording, or any information storage or retrieval system, or otherwise, without the prior written permission of SANYO Electric Co., Ltd.
- Any and all information described or contained herein are subject to change without notice due to product/technology improvement, etc. When designing equipment, refer to the "Delivery Specification" for the SANYO product that you intend to use.
- Information (including circuit diagrams and circuit parameters) herein is for example only; it is not guaranteed for volume production. SANYO believes information herein is accurate and reliable, but no guarantees are made or implied regarding its use or any infringements of intellectual property rights or other rights of third parties.

This catalog provides information as of October, 1998. Specifications and information herein are subject to change without notice.