

SNVS859-JULY 2012

# LM25101A/B/C 3A, 2A and 1A High Voltage High-Side and Low-Side Gate Drivers

Check for Samples: LM25101, LM25101A, LM25101B, LM25101C

# FEATURES

- Drives both a high-side and low-side N-Channel MOSFETs
- Independent high and low driver logic inputs
- Bootstrap supply voltage up to 100V DC
- Fast propagation times (25 ns typical)
- Drives 1000 pF load with 8 ns rise and fall times
- Excellent propagation delay matching (3 ns typical)
- Supply rail under-voltage lockout

- Low power consumption
- Pin compatible with HIP2100/HIP2101

# TYPICAL APPLICATIONS

- Current Fed push-pull converters
- Half and Full Bridge power converters
- Synchronous buck converters
- Two switch forward power converters
- Forward with Active Clamp converters

## DESCRIPTION

The LM25101A/B/C High Voltage Gate Drivers are designed to drive both the high-side and the low-side N-Channel MOSFETs in a synchronous buck or a half-bridge configuration. The "A" versions provide a full 3A of gate drive while the "B" and "C" versions provide 2A and 1A respectively. The outputs are independently controlled with TTL input thresholds. An integrated high voltage diode is provided to charge the high-side gate drive bootstrap capacitor. A robust level shifter operates at high speed while consuming low power and providing clean level transitions from the control logic to the high-side gate driver. Under-voltage lockout is provided on both the low-side and the high-side power rails. These devices are available in the standard SOIC-8 pin and HSOP-8 pin packages.

### Package

- SOIC-8
- HSOP-8

### Simplified Block Diagram



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. All trademarks are the property of their respective owners.

# LM25101, LM25101A, LM25101B, LM25101C

#### SNVS859-JULY 2012

| Tuble 1. Inputoutput options |                  |                     |  |  |  |
|------------------------------|------------------|---------------------|--|--|--|
| Part Number                  | Input Thresholds | Peak Output Current |  |  |  |
| LM25101A                     | TTL              | 3A                  |  |  |  |
| LM25101B                     | TTL              | 2A                  |  |  |  |
| LM25101C                     | TTL              | 1A                  |  |  |  |

#### Table 1. Input/Output Options

## **Connection Diagrams**





#### Pin Descriptions

| Pin #  |        | News | Description                           | Annihostion Information                                                                                                                                                       |  |  |
|--------|--------|------|---------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| SOIC-8 | HSOP-8 | Name | Description                           | Application Information                                                                                                                                                       |  |  |
| 1      | 1      | VDD  | Positive gate drive supply            | Locally decouple to VSS using low ESR/ESL capacitor located as close to the IC as possible.                                                                                   |  |  |
| 2      | 2      | HB   | High-side gate driver bootstrap rail  | Connect the positive terminal of the bootstrap capacitor to H<br>and the negative terminal to HS. The bootstrap capacitor<br>should be placed as close to the IC as possible. |  |  |
| 3      | 3      | HO   | High-side gate driver output          | Connect to the gate of high-side MOSFET with a short, low inductance path.                                                                                                    |  |  |
| 4      | 4      | HS   | High-side MOSFET source<br>connection | Connect to the bootstrap capacitor negative terminal and the source of the high-side MOSFET.                                                                                  |  |  |
| 5      | 5      | HI   | High-side driver control input        | The LM25101A/B/C inputs have TTL type thresholds. Unused inputs should be tied to ground and not left open.                                                                   |  |  |
| 6      | 6      | LI   | Low-side driver control input         | The LM25101A/B/C inputs have TTL type thresholds. Unused inputs should be tied to ground and not left open.                                                                   |  |  |
| 7      | 7      | VSS  | Ground return                         | All signals are referenced to this ground.                                                                                                                                    |  |  |
| 8      | 8      | LO   | Low-side gate driver output           | Connect to the gate of the low-side MOSFET with a short, low inductance path.                                                                                                 |  |  |
|        | EP     | EP   | Exposed pad                           | Solder to the ground plane under the IC to aid in heat dissipation.                                                                                                           |  |  |



2

These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.





www.ti.com

#### Absolute Maximum Ratings<sup>(1)</sup>

| -0.3V to +18V                    |
|----------------------------------|
| -0.3V to +18V                    |
| -0.3V to V <sub>DD</sub> +0.3V   |
| -0.3V to V <sub>DD</sub> +0.3V   |
| $V_{HS}$ –0.3V to $V_{HB}$ +0.3V |
| -5V to +100V                     |
| 100V                             |
| +150°C                           |
| −55°C to +150°C                  |
| 2 kV                             |
|                                  |

(1) Absolute Maximum Ratings indicate limits beyond which damage to the component may occur. Operating Ratings are conditions under which operation of the device is guaranteed. Operating Ratings do not imply guaranteed performance limits. For guaranteed performance limits and associated test conditions, see the Electrical Characteristics tables.

(2) In the application the HS node is clamped by the body diode of the external lower N-MOSFET, therefore the HS node will generally not exceed -1V. However, in some applications, board resistance and inductance may result in the HS node exceeding this stated voltage transiently. If negative transients occur, the HS voltage must never be more negative than VDD-15V. For example if VDD = 10V, the negative transients at HS must not exceed -5V.

(3) The Human Body Model (HBM) is a 100 pF capacitor discharged through a 1.5kΩ resistor into each pin. 2 kV for all pins except Pin 2, Pin 3 and Pin 4 which are rated at 1000V for HBM. Machine Model (MM) rating is 100V.

#### **Recommended Operating Conditions**

| VDD                  | +9V to +14V                   |
|----------------------|-------------------------------|
| HS                   | -1V to 100V - VDD             |
| НВ                   | $V_{HS}$ +8V to $V_{HS}$ +14V |
| HS Slew Rate         | < 50 V/ns                     |
| Junction Temperature | −40°C to +125°C               |

#### **Electrical Characteristics**

Limits in standard type are for  $T_J = 25^{\circ}$ C only; limits in boldface type apply over the junction temperature ( $T_J$ ) range of -40°C to +125°C. Minimum and Maximum limits are guaranteed through test, design, or statistical correlation. Typical values represent the most likely parametric norm at  $T_J = 25^{\circ}$ C, and are provided for reference purposes only. Unless otherwise specified,  $V_{DD} = V_{HB} = 12V$ ,  $V_{SS} = V_{HS} = 0V$ , No Load on LO or HO <sup>(1)</sup>.

| Symbol            | Parameter                             | Conditions     | Min   | Тур  | Max | Unit |
|-------------------|---------------------------------------|----------------|-------|------|-----|------|
| SUPPLY            | CURRENTS                              |                | I     |      |     |      |
| I <sub>DD</sub>   | VDD Quiescent Current, LM25101A/B/C   | LI = HI = 0V   |       | 0.25 | 0.4 | mA   |
| I <sub>DDO</sub>  | VDD Operating Current                 | f = 500 kHz    |       | 2.0  | 3   | mA   |
| I <sub>HB</sub>   | Total HB Quiescent Current            | LI = HI = 0V   |       | 0.06 | 0.2 | mA   |
| I <sub>HBO</sub>  | Total HB Operating Current            | f = 500 kHz    |       | 1.6  | 3   | mA   |
| I <sub>HBS</sub>  | HB to VSS Current, Quiescent          | HS = HB = 100V |       | 0.1  | 10  | μA   |
| I <sub>HBSO</sub> | HB to VSS Current, Operating          | f = 500 kHz    |       | 0.4  |     | mA   |
| INPUT PI          | IS                                    |                |       |      |     | -    |
| V <sub>IL</sub>   | Input Voltage Threshold LM25101A/B/C  | Rising Edge    | 1.3   | 1.8  | 2.3 | V    |
| V <sub>IHYS</sub> | Input Voltage Hysteresis LM25101A/B/C |                |       | 50   |     | mV   |
| R <sub>I</sub>    | Input Pulldown Resistance             |                | 100   | 200  | 400 | kΩ   |
| UNDER V           | OLTAGE PROTECTION                     |                |       |      |     |      |
| V <sub>DDR</sub>  | VDD Rising Threshold                  |                | 6.0   | 6.9  | 7.4 | V    |
| V <sub>DDH</sub>  | VDD Threshold Hysteresis              |                |       | 0.5  |     | V    |
| √ <sub>HBR</sub>  | HB Rising Threshold                   |                | 5.7   | 6.6  | 7.1 | V    |
| V <sub>HBH</sub>  | HB Threshold Hysteresis               |                |       | 0.4  |     | V    |
| воот ст           | RAP DIODE                             |                | · · · |      |     | ·    |

(1) Min and Max limits are 100% production tested at 25°C. Limits over the operating temperature range are guaranteed through correlation using Statistical Quality Control (SQC) methods. Limits are used to calculate National's Average Outgoing Quality Level (AOQL).

SNVS859-JULY 2012

#### **Electrical Characteristics (continued)**

Limits in standard type are for  $T_J = 25^{\circ}$ C only; limits in boldface type apply over the junction temperature ( $T_J$ ) range of -40°C to +125°C. Minimum and Maximum limits are guaranteed through test, design, or statistical correlation. Typical values represent the most likely parametric norm at  $T_J = 25^{\circ}$ C, and are provided for reference purposes only. Unless otherwise specified,  $V_{DD} = V_{HB} = 12V$ ,  $V_{SS} = V_{HS} = 0V$ , No Load on LO or HO <sup>(1)</sup>.

| Symbol           | Parameter                          | Conditions                                                | Min | Тур  | Max  | Unit  |
|------------------|------------------------------------|-----------------------------------------------------------|-----|------|------|-------|
| V <sub>DL</sub>  | Low-Current Forward Voltage        | I <sub>VDD-HB</sub> = 100 μA                              |     | 0.52 | 0.85 | V     |
| V <sub>DH</sub>  | High-Current Forward Voltage       | $I_{VDD-HB} = 100 \text{ mA}$                             |     | 0.8  | 1    | V     |
| RD               | Dynamic Resistance LM25101A/B/C    | $I_{VDD-HB} = 100 \text{ mA}$                             |     | 1.0  | 1.65 | Ω     |
| LO & HO          | GATE DRIVER                        |                                                           |     |      |      |       |
| V <sub>OL</sub>  | Low-Level Output Voltage LM25101A  | $I_{HO} = I_{LO} = 100 \text{ mA}$                        |     | 0.12 | 0.25 | V     |
|                  | Low-Level Output Voltage LM25101B  |                                                           |     | 0.16 | 0.4  |       |
|                  | Low-Level Output Voltage LM25101C  |                                                           |     | 0.28 | 0.65 |       |
| V <sub>OH</sub>  | High-Level Output Voltage LM25101A | $I_{HO} = I_{LO} = 100 \text{ mA}$                        |     | 0.24 | 0.45 | V     |
|                  | High-Level Output Voltage LM25101B | V <sub>OH</sub> = VDD– LO or<br>V <sub>OH</sub> = HB - HO |     | 0.28 | 0.60 |       |
|                  | High-Level Output Voltage LM25101C | VOH = 110 - 110                                           |     | 0.60 | 1.10 |       |
| I <sub>OHL</sub> | Peak Pullup Current LM25101A       | HO, LO = 0V                                               |     | 3    |      | A     |
|                  | Peak Pullup Current LM25101B       |                                                           |     | 2    |      |       |
|                  | Peak Pullup Current LM25101C       |                                                           |     | 1    |      |       |
| I <sub>OLL</sub> | Peak Pulldown Current LM25101A     | HO, LO = 12V                                              |     | 3    |      |       |
|                  | Peak Pulldown Current LM25101B     |                                                           |     | 2    |      | A     |
|                  | Peak Pulldown Current LM25101C     |                                                           |     | 1    |      |       |
| THERMAI          |                                    |                                                           |     |      |      | •     |
| $\theta_{JA}$    | Junction to Ambient <sup>(2)</sup> | SOIC-8                                                    |     | 170  |      | 00.00 |
|                  |                                    | HSOP-8                                                    |     | 40   |      | °C/W  |

(2) The θ<sub>JA</sub> is not a given constant for the package and depends on the printed circuit board design and the operating environment.

4

Copyright © 2012, Texas Instruments Incorporated



www.ti.com

#### **Switching Characteristics**

Limits in standard type are for  $T_J = 25^{\circ}$ C only; limits in boldface type apply over the junction temperature ( $T_J$ ) range of -40°C to +125°C. Minimum and Maximum limits are guaranteed through test, design, or statistical correlation. Typical values represent the most likely parametric norm at  $T_J = 25^{\circ}$ C, and are provided for reference purposes only. Unless otherwise specified,  $V_{DD} = V_{HB} = 12V$ ,  $V_{SS} = V_{HS} = 0V$ , No Load on LO or HO <sup>(1)</sup>.

| Symbol                            | Parameter                                            | Conditions                                          | Min | Тур | Max | Unit |
|-----------------------------------|------------------------------------------------------|-----------------------------------------------------|-----|-----|-----|------|
| t <sub>LPHL</sub>                 | LO Turn-Off Propagation Delay                        | LI Falling to LO Falling                            |     | 22  | 56  | ns   |
| t <sub>LPLH</sub>                 | LO Turn-On Propagation Delay                         | LI Rising to LO Rising                              |     | 26  | 56  | ns   |
| t <sub>HPHL</sub>                 | HO Turn-Off Propagation Delay                        | HI Falling to HO Falling                            |     | 22  | 56  | ns   |
| t <sub>HPLH</sub>                 | LO Turn-On Propagation Delay                         | HI Rising to HO Rising                              |     | 26  | 56  | ns   |
| t <sub>MON</sub>                  | Delay Matching: LO on & HO Off                       |                                                     |     | 4   | 10  | ns   |
| t <sub>MOFF</sub>                 | Delay Matching: LO on & HO Off                       |                                                     |     | 4   | 10  | ns   |
| t <sub>RC</sub> , t <sub>FC</sub> | Either Output Rise/Fall Time                         | C <sub>L</sub> = 1000 pF                            |     | 8   |     | ns   |
| t <sub>R</sub>                    | Output Rise Time (3V to 9V) LM25101A                 | C <sub>L</sub> = 0.1 μF                             |     | 430 |     | ns   |
|                                   | Output Rise Time (3V to 9V) LM25101B                 |                                                     |     | 570 |     |      |
|                                   | Output Rise Time (3V to 9V) LM25101C                 |                                                     |     | 990 |     |      |
| t <sub>F</sub>                    | Output Fall Time (3V to 9V) LM25101A                 | C <sub>L</sub> = 0.1 μF                             |     | 260 |     |      |
|                                   | Output Fall Time (3V to 9V) LM25101B                 |                                                     |     | 430 |     | ns   |
|                                   | Output Fall Time (3V to 9V) LM25101C                 |                                                     |     | 715 |     |      |
| t <sub>PW</sub>                   | Minimum input pulse duration that changes the output |                                                     |     | 50  |     | ns   |
| t <sub>BS</sub>                   | Bootstrap diode reverse recovery time                | I <sub>F</sub> = 100 mA,<br>I <sub>R</sub> = 100 mA |     | 37  |     | ns   |

(1) Min and Max limits are 100% production tested at 25°C. Limits over the operating temperature range are guaranteed through correlation using Statistical Quality Control (SQC) methods. Limits are used to calculate National's Average Outgoing Quality Level (AOQL).



#### SNVS859-JULY 2012







Figure 3.







Peak Sinking Current



Figure 6.

6



www.ti.com





Figure 7.









Figure 8.

**Undervoltage Rising Thresholds** 



**Bootstrap Diode Forward Voltage** 1.00E-01 150° 1.00E-02 1.00E-03 I<sub>D</sub> (A) = 25°C 1.00E-04 T = -40℃ 1.00E-05 1.00E-06 0.2 0.3 0.4 0.5 0.6 0.7 0.8 0.9 V<sub>D</sub> (V) Figure 12.



7

Product Folder Links: LM25101 LM25101A LM25101B LM25101C



www.ti.com



75 100 125 150

TEMPERATURE (℃) Figure 15.

-25 0 25 50

-50







LO & HO Gate Drive - High Level Output Voltage



Figure 16.

LO & HO Gate Drive - Output High Voltage



Submit Documentation Feedback

8

Copyright © 2012, Texas Instruments Incorporated

Product Folder Links: LM25101 LM25101A LM25101B LM25101C





# **Typical Performance Characteristics (continued)**



Figure 19.

SNVS859-JULY 2012





#### **Layout Considerations**

The optimum performance of high and low-side gate drivers cannot be achieved without taking due considerations during circuit board layout. Following points are emphasized.

- Low ESR / ESL capacitors must be connected close to the IC, between VDD and VSS pins and between the HB and HS pins to support the high peak currents being drawn from VDD during turn-on of the external MOSFET.
- 2. To prevent large voltage transients at the drain of the top MOSFET, a low ESR electrolytic capacitor must be connected between MOSFET drain and ground (VSS).
- 3. In order to avoid large negative transients on the switch node (HS pin), the parasitic inductances in the source of top MOSFET and in the drain of the bottom MOSFET (synchronous rectifier) must be minimized.
- 4. Grounding Considerations:
  - (a) The first priority in designing grounding connections is to confine the high peak currents that charge and discharge the MOSFET gate into a minimal physical area. This will decrease the loop inductance and minimize noise issues on the gate terminal of the MOSFET. The MOSFETs should be placed as close as possible to the gate driver.
  - (b) The second high current path includes the bootstrap capacitor, the bootstrap diode, the local ground referenced bypass capacitor and low-side MOSFET body diode. The bootstrap capacitor is recharged on a cycle-by-cycle basis through the bootstrap diode from the ground referenced VDD bypass capacitor. The recharging occurs in a short time interval and involves high peak current. Minimizing this loop length and area on the circuit board is important to ensure reliable operation.

A recommended layout pattern for the driver is shown in Figure 20. If possible a single layer placement is preferred.



(1)



Figure 20. Recommended Layout Pattern

#### **Power Dissipation Considerations**

The total IC power dissipation is the sum of the gate driver losses and the bootstrap diode losses. The gate driver losses are related to the switching frequency (f), output load capacitance on LO and HO ( $C_L$ ), and supply voltage (VDD) and can be roughly calculated as:

$$\mathsf{P}_{\mathsf{DGATES}} = 2 \bullet \mathsf{f} \bullet \mathsf{C}_{\mathsf{L}} \bullet \mathsf{V}_{\mathsf{DD}}^{2}$$

There are some additional losses in the gate drivers due to the internal CMOS stages used to buffer the LO and HO outputs. Figure 21 shows the measured gate driver power dissipation versus frequency and load capacitance. At higher frequencies and load capacitance values, the power dissipation is dominated by the power losses driving the output loads and agrees well with Equation 1. This plot can be used to approximate the power losses due to the gate drivers.







www.ti.com

The bootstrap diode power loss is the sum of the forward bias power loss that occurs while charging the bootstrap capacitor and the reverse bias power loss that occurs during reverse recovery. Since each of these events happens once per cycle, the diode power loss is proportional to frequency. Larger capacitive loads require more energy to recharge the bootstrap capacitor resulting in more losses. Higher input voltages ( $V_{IN}$ ) to the half bridge result in higher reverse recovery losses. Figure 22 was generated based on calculations and lab measurements of the diode recovery time and current under several operating conditions. This can be useful for approximating the diode power dissipation.

The total IC power dissipation can be estimated from the previous plots by summing the gate drive losses with the bootstrap diode losses for the intended application.





# DDA0008B





D (R-PDSO-G8)

PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AA.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

| Products                     |                          | Applications                  |                                   |
|------------------------------|--------------------------|-------------------------------|-----------------------------------|
| Audio                        | www.ti.com/audio         | Automotive and Transportation | www.ti.com/automotive             |
| Amplifiers                   | amplifier.ti.com         | Communications and Telecom    | www.ti.com/communications         |
| Data Converters              | dataconverter.ti.com     | Computers and Peripherals     | www.ti.com/computers              |
| DLP® Products                | www.dlp.com              | Consumer Electronics          | www.ti.com/consumer-apps          |
| DSP                          | dsp.ti.com               | Energy and Lighting           | www.ti.com/energy                 |
| Clocks and Timers            | www.ti.com/clocks        | Industrial                    | www.ti.com/industrial             |
| Interface                    | interface.ti.com         | Medical                       | www.ti.com/medical                |
| Logic                        | logic.ti.com             | Security                      | www.ti.com/security               |
| Power Mgmt                   | power.ti.com             | Space, Avionics and Defense   | www.ti.com/space-avionics-defense |
| Microcontrollers             | microcontroller.ti.com   | Video and Imaging             | www.ti.com/video                  |
| RFID                         | www.ti-rfid.com          |                               |                                   |
| OMAP Applications Processors | www.ti.com/omap          | TI E2E Community              | e2e.ti.com                        |
| Wireless Connectivity        | www.ti.com/wirelessconne | ectivity                      |                                   |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2013, Texas Instruments Incorporated