

# SANYO Semiconductors DATA SHEET

An ON Semiconductor Company

# LV5761V — 1-channel Step-down Switching Regulator

#### Overview

The LV5761V is a 1-channel step-down switching regulator.

#### **Functions**

- 1 channel step-down switching regulator controller.
- Frequency decrease function at pendent.
- Load-independent soft start circuit.
- ON/OFF function.
- Built-in pulse-by-pulse OCP circuit. It is detected by using ON resistance of an external MOS.
- Synchronous rectification.
- Current mode control.
- Synchronous drive by external signal.

### **Specifications**

#### Absolute Maximum Ratings at Ta = 25°C

| Parameter                   | Symbol              | Conditions                      | Ratings     | Unit |
|-----------------------------|---------------------|---------------------------------|-------------|------|
| supply voltage              | V <sub>IN</sub> max |                                 | 45          | V    |
| Allowable Power dissipation | Pd max              | Mounted on a specified board. * | 0.74        | W    |
| Operating temperature       | Topr                |                                 | -40 to +85  | °C   |
| Storage temperature         | Tstg                |                                 | -55 to +150 | °C   |

<sup>\*</sup> Specified board: 114.3mm × 76.1mm × 1.6mm, glass epoxy board

#### **Recommended Operating Range** at Ta = 25°C

| Parameter                     | Symbol          | Conditions | Ratings   | Unit |
|-------------------------------|-----------------|------------|-----------|------|
| Supply voltage range          | V <sub>IN</sub> |            | 8.5 to 42 | V    |
| Error amplifier input voltage |                 |            | 0 to 1.6  | V    |

- Any and all SANYO Semiconductor Co.,Ltd. products described or contained herein are, with regard to "standard application", intended for the use as general electronics equipment (home appliances, AV equipment, communication device, office equipment, industrial equipment etc.). The products mentioned herein shall not be intended for use for any "special application" (medical equipment whose purpose is to sustain life, aerospace instrument, nuclear control device, burning appliances, transportation machine, traffic signal system, safety equipment etc.) that shall require extremely high level of reliability and can directly threaten human lives in case of failure or malfunction of the product or may cause harm to human bodies, nor shall they grant any guarantee thereof. If you should intend to use our products for applications outside the standard applications of our customer who is considering such use and/or outside the scope of our intended standard applications, please consult with us prior to the intended use. If there is no consultation or inquiry before the intended use, our customer shall be solely responsible for the use.
- Specifications of any and all SANYO Semiconductor Co.,Ltd. products described or contained herein stipulate the performance, characteristics, and functions of the described products in the independent state, and are not guarantees of the performance, characteristics, and functions of the described products as mounted in the customer's products or equipment. To verify symptoms and states that cannot be evaluated in an independent device, the customer should always evaluate and test devices mounted in the customer's products or equipment.

#### **SANYO Semiconductor Co., Ltd.**

# LV5761V

# Electrical Characteristics at $Ta=25^{\circ}C,\ V_{\mbox{\footnotesize{IN}}}=12V$

| Parameter                                                 | Symbol Conditions    | Ratings                            |                       |          | Unit            |                |
|-----------------------------------------------------------|----------------------|------------------------------------|-----------------------|----------|-----------------|----------------|
| i arameter                                                | Gymbol               | Conditions                         | min                   | typ      | max             | Offic          |
| Reference voltage block                                   | 1                    |                                    |                       |          | 1               |                |
| Internal reference voltage                                | Vref                 | Including offset of E/A            | 0.654                 | 0.67     | 0.686           | V              |
| 5V power supply                                           | $V_{DD}$             | I <sub>OUT</sub> = 0 to 5mA        | 4.7                   | 5.2      | 5.7             | V              |
| Triangular waveform oscillator blo                        | 1                    |                                    | ı                     |          |                 |                |
| Oscillation frequency                                     | Fosc                 | RT = 220kΩ                         | 110                   | 125      | 140             | kHz            |
| Frequency variation                                       | Fosc DV              | V <sub>IN</sub> = 8 to 42V         |                       | 1        |                 | %              |
| Oscillation frequency fold back detection voltage         | Vosc fb              | FB voltage detection after SS ends |                       | 0.1      |                 | V              |
| Oscillatory frequency after fold back                     | FOSC FB              |                                    |                       | 1/3Fosc  |                 | kHz            |
| ON/OFF circuit block                                      | 1                    |                                    |                       |          |                 |                |
| IC start-up voltage                                       | V <sub>EN</sub> on   |                                    | 2.5                   | 3.0      | 3.5             | V              |
| IC off voltage                                            | V <sub>EN</sub> off  |                                    | 1.0                   | 1.2      | 1.4             | V              |
| Soft start circuit block                                  |                      |                                    |                       |          |                 |                |
| Soft start source current                                 | I <sub>SS</sub> SC   | EN > 3.5V                          | 4                     | 5        | 6               | μА             |
| Soft start sink current                                   | I <sub>SS</sub> SK   | EN < 1V, V <sub>DD</sub> = 5V      |                       | 2        |                 | mΑ             |
| UVLO circuit block                                        |                      |                                    |                       |          |                 |                |
| UVLO lock release voltage                                 | V <sub>UVLO</sub>    |                                    | 7.5                   | 8.0      | 8.5             | V              |
| UVLO hysteresis                                           | V <sub>UVLO</sub> H  |                                    |                       | 0.7      |                 | V              |
| OCP circuit block                                         | •                    |                                    |                       | •        |                 |                |
| OCP charge current                                        | locp                 |                                    |                       | 5        |                 | μА             |
| Error amplifier                                           |                      |                                    | 1                     | <b>I</b> |                 |                |
| Input bias current                                        | I <sub>EA IN</sub>   |                                    |                       |          | 100             | nA             |
| Error amplifier transconductance                          | GEA                  |                                    | 1000                  | 1400     | 1800            | μΑ/            |
| Sink output current                                       | I <sub>EA</sub> OSK  | FB = 1.0V                          |                       | -100     |                 | <u>.</u><br>μΑ |
| Source output current                                     | I <sub>EA</sub> OSC  | FB = 0V                            |                       | 100      |                 | <u>.</u><br>μΑ |
| Current detection amplifier gain                          | GISNS                |                                    |                       | 1.5      |                 | · ·            |
| over current limiter circuit block                        |                      |                                    | l                     |          |                 |                |
| Reference current 1                                       | I <sub>LIM</sub> 1   | MODE = L (GND)                     | -10%                  | 18.5     | +10%            | μА             |
| Reference current 2                                       | I <sub>LIM</sub> 2   | MODE = H (V <sub>IN</sub> )        | -10%                  | 37.0     | +10%            | μА             |
| Over current detection comparator offset voltage          | V <sub>LIM</sub> OFS | · VIIV                             | -5                    |          | +5              | mA             |
| Over current detection comparator common mode input range |                      |                                    | V <sub>IN</sub> -0.45 |          | V <sub>IN</sub> | V              |
| PWM comparator                                            |                      |                                    |                       |          |                 |                |
| Input threshold voltage                                   | Vt max               | Duty cycle = DMAX                  | 0.9                   | 1.0      | 1.1             | V              |
| (fosc = 125kHz)                                           | Vt0                  | Duty cycle = 0%                    | 0.4                   | 0.5      | 0.6             | V              |
| Maximum ON duty                                           | DMAX                 |                                    | 80                    | 85       | 90              | %              |
| Output block                                              |                      |                                    |                       |          |                 |                |
| Output stage ON resistance (the upper side)               | RONH                 |                                    |                       | 5        |                 | Ω              |
| Output stage ON resistance (the under side)               | R <sub>ONL</sub>     |                                    |                       | 5        |                 | Ω              |
| Output stage ON current (the upper side)                  | IONH                 |                                    | 240                   |          |                 | mA             |
| Output stage ON current (the under side)                  | IONL                 |                                    | 240                   |          |                 | mA             |
| The whole device                                          |                      |                                    |                       |          |                 |                |
| Standby current                                           | Iccs                 | EN < 1V                            |                       |          | 10              | μА             |
| Mean consumption current                                  | ICCA                 | EN > 3V                            |                       | 3        |                 | mA             |

# **Package Dimensions**

unit : mm (typ) 3178B





# **Pin Assignment**



# **Block Diagram**



# **Pin Function**

| Pin No. | Pin name | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|---------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 14      | VIN      | Power supply pin. This pin is monitored by UVLO function. When the voltage of this pin becomes 8V or more by UVLO function, The IC starts and the soft start function operates.                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 11      | GND      | Ground pin. Each reference voltage is based on the voltage of the ground pin.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 10      | $V_{DD}$ | Power supply pin for an external the lower MOS-FET gate drive.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 7       | СВООТ    | Bootstrap capacity connection pin. This pin becomes a GATE drive power supply of an external NchMOSFET.  Connect a bypath capacitor between CBOOT and SW.                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 6       | SW       | Pin to connect with switching node. The source of NchMOSFET connects to this pin.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 5       | SYNC     | External synchronous signal input pin.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 9       | LDRV     | An external the lower MOSFET gate drive pin.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 8       | HDRV     | An external the upper MOSFET gate drive pin.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 1       | FB       | Error amplifier reverse input pin. By operating the converter, the voltage of this pin becomes 0.67V.  The voltage in which the output voltage is divided by an external resistance is applied to this pin. Moreover, when this pin voltage becomes 0.1V or less after a soft start ends, the oscillatory frequency becomes 1/3.                                                                                                                                                                                                                                                                        |
| 2       | COMP     | Error amplifier output pin. Connect a phase compensation circuit between this pin and GND.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 16      | SS       | Pin to connect a capacitor for soft start. A capacitor for soft start is charged by using the voltage of about 5μA.  This pin ends the soft start period by using the voltage of about 1.1V and the frequency fold back function becomes active.                                                                                                                                                                                                                                                                                                                                                        |
| 15      | ILIM     | Reference current pin for current detection. The sink current of about $20\mu\text{A}$ flows to this pin when Low level (GND) is set to the MODE pin. Also, the sink current of about $40\mu\text{A}$ flows to this pin when High level ( $V_{\text{IN}}$ ) is set to the MODE pin. When a resistance is connected between this pin and $V_{\text{IN}}$ outside and the voltage applied to the SW pin is lower than the voltage of the terminal side of the resistance, the upper NchMOSFET is off by operating the current limiter comparator. This operation is reset with respect to each PWM pulse. |
| 3       | EN       | ON/OFF pin.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 13      | OCP      | Pin to set the time of the timer (during double the over current detection point)  Connect a capacitor between this pin and GND. OCP charge current : 5µA                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 4       | RT       | Pin to set the oscillation frequency. Connect a resistance between this pin and GND.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 12      | MODE     | Pin to switch the over current detection point. Set by the low level (GND) of the ILIM pin.  Set by the high level (V <sub>IN</sub> ) of the OCP pin.  When this MODE pin is set to the high level and the point of the over current detection is set by using the ILIM pin is exceeded, the value becomes double the original value.  Also, when the MODE pin is set to the low level, the point of the over current detection remains an original value.                                                                                                                                              |

# **Timing Chart**

When the MODE pin is set to the high level and the point of the over current detection is set by using the ILIM pin is exceeded, the value becomes double the original value.

Also, when the MODE pin is set to the low level, the point of over current detection remains an original value.

Timing chart of the over current detection point switching is as below.



# **Sample Application Circuit**



- SANYO Semiconductor Co.,Ltd. assumes no responsibility for equipment failures that result from using products at values that exceed, even momentarily, rated values (such as maximum ratings, operating condition ranges, or other parameters) listed in products specifications of any and all SANYO Semiconductor Co.,Ltd. products described or contained herein.
- SANYO Semiconductor Co.,Ltd. strives to supply high-quality high-reliability products, however, any and all semiconductor products fail or malfunction with some probability. It is possible that these probabilistic failures or malfunction could give rise to accidents or events that could endanger human lives, trouble that could give rise to smoke or fire, or accidents that could cause damage to other property. When designing equipment, adopt safety measures so that these kinds of accidents or events cannot occur. Such measures include but are not limited to protective circuits and error prevention circuits for safe design, redundant design, and structural design.
- In the event that any or all SANYO Semiconductor Co.,Ltd. products described or contained herein are controlled under any of applicable local export control laws and regulations, such products may require the export license from the authorities concerned in accordance with the above law.
- No part of this publication may be reproduced or transmitted in any form or by any means, electronic or mechanical, including photocopying and recording, or any information storage or retrieval system, or otherwise, without the prior written consent of SANYO Semiconductor Co.,Ltd.
- Any and all information described or contained herein are subject to change without notice due to product/technology improvement, etc. When designing equipment, refer to the "Delivery Specification" for the SANYO Semiconductor Co.,Ltd. product that you intend to use.
- Information (including circuit diagrams and circuit parameters) herein is for example only; it is not guaranteed for volume production.
- Upon using the technical information or products described herein, neither warranty nor license shall be granted with regard to intellectual property rights or any other rights of SANYO Semiconductor Co.,Ltd. or any third party. SANYO Semiconductor Co.,Ltd. shall not be liable for any claim or suits with regard to a third party's intellectual property rights which has resulted from the use of the technical information and products mentioned above.

This catalog provides information as of September, 2009. Specifications and information herein are subject to change without notice.