## High Speed, Fast Settling Precision Operational Amplifier

| - Slew Rate $\qquad$ 50V/us Min <br> - Settling-Time (0.01\%) $\qquad$ $1 \mu \mathrm{~s}$ Max <br> - Gain-Bandwidth Product $\qquad$ 10MHz Typ |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| - Common-Mode Rejection $\qquad$ 88dB Min <br> - Open-Loop Gain $\qquad$ $500 \mathrm{~V} / \mathrm{mV}$ Min <br> - Offset Voltage $\qquad$ $750 \mu \mathrm{~V}$ Max <br> - Bias Current $\qquad$ 200pA Max |  |  |  |  |  |  |
| Excellent Radiation Hardness Available in Die Form |  |  |  |  |  |  |
| ORDERING INFORMATION ${ }^{\dagger}$ |  |  |  |  |  |  |
| $\begin{aligned} & \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} \\ & \mathrm{~V}_{\mathrm{OS}}^{\mathrm{MAXX}} \\ & (\mathrm{mV}) \end{aligned}$ | PACKAGE |  |  |  |  | OPERATING TEMPERATURE |
|  |  | CERDIP | PLASTIC | SO | LCC |  |
|  | T0.99 | 8-PIN | 8-PIN | 8-PIN | 20-CONTACT | Range |
| 1.0 | OP42AJ* | OP42AZ* | - | - | OP42ARC/883 | MIL |
| 0.75 | OP42EJ | OP42EZ | - | - | - | IND |
| 1.5 | OP42FJ | OP42FZ | - | - | - | IND |
| 5.0 | - | - | OP42GP | OP42GS | - | XIND |

For devices processed in total compliance to MIL-STD-883, add/883 after par number. Consult factory for 883 data sheet
Burn-in is available on commercial and industrial temperature range parts in cerdip, plastic dip, and TO-can packages.

## GENERAL DESCRIPTION

The OP-42 is a fast precision JFET-input operational amplifier. Similar in speed to the OP-17, the OP-42 offers a symmetric

SIMPLIFIED SCHEMATIC
$58 \mathrm{~V} / \mu \mathrm{s}$ slew rate and is internally compensated for unity-gain operation. OP-42 speed is achieved with a supply current of less than 6 mA . Unity-gain stability, a wide full-power bandwidth of 900 kHz , and a fast settling-time of 800 ns to $0.01 \%$ make the OP42 an ideal output amplifier for fast digital-to-analog converters.
Equal attention was given to both speed and precision in the OP42 design. Its tight $750 \mu \mathrm{~V}$ maximum input offset voltage combined with well-controlled drift of less than $10 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$ eliminates the need for external nulling in many circuits. The OP-42's Continued



20-CONTACTLCC (RC-Suffix)


8-PIN CERDIP (Z Suffix) EPOXY MINI-DIP (P-Suffix) 8-PIN SO (S-Suffix)


## OP-42

GENERAL DESCRIPTION Continued
common-mode rejection of 88 dB minimum over a $\pm 11 \mathrm{~V}$ input voltage range is exceptional for a high-speed amplifier. High CMR combined with a minimum $500 \mathrm{~V} / \mathrm{mV}$ gain into $10 \mathrm{k} \Omega$ load ensure excellent linearity in both noninverting and inverting gain configurations. The low input bias and offset currents provided by the JFET input stage suit the OP-42 for use in high-speed sample and hold circuits, peak detectors, and log amplifiers. Excellent radiation hardness characteristics make the OP-42 deal for military and aerospace applications.

The OP-42 conforms to the standard 741 pinout with nulling to $V$-. The OP-42 upgrades the performance of circuits using the AD544, AD611, AD711, and LF400 by direct replacement. In circuits without nulling, the OP-42 offers an upgrade for designs using the OP-16, OP-17, LT1022, LT1056, and HA2510.

ABSOLUTE MAXIMUM RATINGS (Note 1)

| Supply Voltage |
| :---: |
| Input Voltage (Note 2) |
| Differential Input Voltage (Note 2) |
| Output Short-Circuit Duration |

Storage Temperature Range
Operating Temperature Range
OP42A (J, Z) ............................................... $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ OP42E, F (J, Z) ........................................................ $25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ PR4 $\qquad$ OP42G $\qquad$ $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
Junction Temperature c.) $\ldots . . . . . . .+300^{\circ} \mathrm{C}$

| PACKAGE TYPE | $\Theta_{\text {[A }}$ ( ${ }^{\text {NOTE 3) }}$ | $\theta_{10}$ | UNITS |
| :---: | :---: | :---: | :---: |
| TO-99 (J) | 150 | 18 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| 8-Pin Hermetic DIP ( $Z$ ) | 148 | 16 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| 8 -Pin Plastic DIP (P) | 103 | 43 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| 20-Contact LCC (RC, TC) | 98 | 38 | ${ }^{\circ} \mathrm{CN}$ |
| 8 -Pin SO (S) | 158 | 43 | ${ }^{\circ} \mathrm{C} / \mathrm{w}$ | 8-Pin SO (S)

## NOTES:

1. Absolute maximum ratings apply to both DICE and packaged parts, unless otherwise noted
For supply voltages less than $\pm 20 \mathrm{~V}$, the absolute maximum input voltage is equal to the supply voltage.
$\theta_{\mid A}$ is specified for worst case mounting conditions, i.e., $\theta_{\text {A }}$ is specified fo device in socket for TO, CERDIP, P-DIP, and LCC packages; $\Theta_{1 A}$ is specified for device soldered to printed circuit board for SO package.

ELECTRICAL CHARACTERISTICS at $\mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, unless otherwise noted.

| PARAMETER | SYMBOL | CONDITIONS | OP-42E |  |  | OP-42F |  |  | OP-42G |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX |  |
| Offset Voltage | $\mathrm{V}_{\mathrm{OS}}$ |  | - | 0.3 | 0.75 | - | 0.4 | 1.5 | - | 1.5 | 5.0 | mV |
| Input Bias Current | $\mathrm{I}_{\mathrm{B}}$ | $V_{C M}=0 V T_{j}=25^{\circ} \mathrm{C}$ | - | 80 | 200 | - | 130 | 250 | - | 130 | 250 | pA |
| Input Offset Current | 'os | $\mathrm{V}_{C M}=0 \mathrm{~V}_{1}=25^{\circ} \mathrm{C}$ | - | 4 | 40 | - | 6 | 50 | - | 6 | 50 | pA |
| Input Voltage Range | IVR | (Note 1) | $\pm 11$ | $\begin{aligned} & +12.5 \\ & -12.0 \end{aligned}$ | - | $\pm 11$ | $\begin{array}{r} +12.5 \\ -12.0 \end{array}$ | - | $\pm 11$ | $\begin{array}{r} +12.5 \\ -12.0 \end{array}$ | - | V |
| Common-Mode Rejection | CMR | $V_{C M}= \pm 11 \mathrm{~V}$ | 88 | 98 | - | 80 | 92 | - | 80 | 92 | - | dB |
| Power-Supply Rejection Ratio | PSRR | $\begin{aligned} & V_{\mathrm{s}}= \pm 10 \mathrm{~V} \\ & \text { to } \pm 20 \mathrm{~V} \end{aligned}$ | - | 9 | 40 | - | 12 | 50 | - | 12 | 50 | $\mu \mathrm{V} /$ |
| Large-Signal Voltage Gain | $A_{\text {vo }}$ | $\begin{array}{ll} R_{L}=10 \mathrm{k} \Omega & V_{0}= \pm 10 \mathrm{~V} \\ R_{L}=2 k \Omega & T_{j}=25^{\circ} \mathrm{C} \\ R_{L}=1 \mathrm{k} \Omega & \end{array}$ | $\begin{aligned} & 500 \\ & 200 \\ & 100 \end{aligned}$ | $\begin{aligned} & 900 \\ & 260 \\ & 170 \end{aligned}$ | - | 500 200 100 | 900 260 170 | - | $\begin{aligned} & 500 \\ & 200 \\ & 100 \end{aligned}$ | $\begin{aligned} & 900 \\ & 260 \\ & 170 \end{aligned}$ | - | $\mathrm{V} / \mathrm{mV}$ |
| Output Voltage Swing | $\mathrm{v}_{0}$ | $R_{L}=1 \mathrm{k} \boldsymbol{\Omega}$ | $\pm 11.5$ | $\begin{aligned} & \hline+12.5 \\ & -11.9 \\ & \hline \end{aligned}$ | - | $\pm 11.5$ | $\begin{aligned} & +12.5 \\ & -11.9 \end{aligned}$ | - | $\pm 11.5$ | $\begin{array}{r} +12.5 \\ -11.9 \\ \hline \end{array}$ | - | v |
| Short-Circuit Current Limit | $\mathrm{I}_{\text {Sc }}$ | Output Shorted to Ground | $\pm 20$ | $\begin{aligned} & +33 \\ & -28 \end{aligned}$ | $\pm 60$ | $\pm 20$ | $\begin{aligned} & +33 \\ & -28 \end{aligned}$ | $\pm 60$ | $\pm 20$ | $\begin{aligned} & +33 \\ & +28 \end{aligned}$ | $\pm 60$ | mA |
| Supply Current | $\mathrm{I}_{\mathrm{SY}}$ | No Load $v_{0}=0 \mathrm{~V}$ | - | 5.1 | 6.0 | - | 5.1 | 6.5 | - | 5.1 | 6.5 | mA |
| Slew Rate | SR |  | 50 | 58 | - | 40 | 50 | - | 40 | 50 | - | V/ $/ \mathrm{s}$ |
| Full-Power Bandwidth | $\mathrm{BW}_{\mathrm{p}}$ | (Note 2) | 750 | 900 | - | 600 | 800 | - | 600 | 800 | - | kHz |
| Gain-Bandwidth Product | GBW | $\mathrm{f}_{0}=10 \mathrm{kHz}$ | - | 10 | - | - | 10 | - | - | 10 | - | MHz |
| Settling -Time | $\mathrm{t}_{\mathrm{s}}$ | 10V Step 0.01\% (Note 3) | - | 0.8 | 1.0 | - | 0.9 | 1.2 | - | 0.9 | 1.2 | $\mu \mathrm{s}$ |
| Overload Recovery Time | ${ }^{\text {ton }}$ |  | - | 700 | - | - | 700 | - | - | 700 | - | ns |
| Phase Margin | $\phi_{0}$ | Odb Gain | - | 47 | - | - | 47 | - | - | 47 | - | degrees |
| Gain Margin | $\mathrm{A}_{180}$ | $\begin{aligned} & 180^{\circ} \text { Open-Loop } \\ & \text { Phase Shift } \end{aligned}$ | - | 9 | - | - | 9 | - | - | 9 | - | dB |
| Capacitive Load Drive Capability | $\mathrm{C}_{\mathrm{L}}$ | Unity-Gain Stable (Note 4) | 100 | 300 | - | 100 | 300 | - | 100 | 300 | - | pF |

ELECTRICAL CHARACTERISTICS at $\mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, unless otherwise noted. Continued

| PARAMETER | SYMBOL | CONDITIONS | OP-42E |  |  | OP-42F |  |  | OP-42G |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | max |  |
| Differential Input Impedance | $Z_{\text {iN }}$ |  | - $10^{12} \mid 6$ |  | - | - | $10^{12} \mid 16$ | - | - | ${ }^{10^{2}\| \| 6}$ | - | $\Omega \\|$ lip |
| $\begin{aligned} & \text { Open-Loop } \\ & \text { Output Resistance } \end{aligned}$ | $\mathrm{R}_{\mathrm{o}}$ |  | - | 50 | - | - | 50 | - | - | 50 | - | $\Omega$ |
| Voltage Noise | $e_{n \text { p-p }}$ | 0.1 Hz to 10 Hz | - | 2 | - | - | 2 | - | - | 2 | - | $\mu V_{p-p}$ |
| Voltage Noise Density | $\theta_{n}$ | $\mathrm{f}_{\mathrm{O}}=10 \mathrm{~Hz}$ | - | 38 | - | - | 38 | - | - | 38 | - | $\mathrm{nV} / \sqrt{\mathrm{Hz}}$ |
|  |  | $\mathrm{f}_{0}=100 \mathrm{~Hz}$ | - | 16 | - | - | 16 | - | - | 16 | - |  |
|  |  | $\mathrm{f}_{\mathrm{O}}=1 \mathrm{kHz}$ | - | 13 | - | - | 13 | - | - | 13 | - |  |
|  |  | $\mathrm{f}_{\mathrm{O}}=10 \mathrm{kHz}$ | - | 12 | - | - | 12 | - | - | 12 | - |  |
| Current Noise Density | $i_{n}$ | $f_{0}=1 \mathrm{kHz}$ | - | 0.007 | - | - | 0.007 | - | - | 0.007 | - | $\mathrm{pA} / \sqrt{\mathrm{Hz}}$ |
| External $V_{O}$ S Trim Range |  | $\mathrm{f}_{\mathrm{pot}}=20 \mathrm{k} \boldsymbol{\Omega}$ | - | 4 | - | - | 4 | - | - | 4 | - | mV |
| $\begin{aligned} & \text { Long-Term } \\ & V_{0 s} \text { Drift } \end{aligned}$ |  |  | - | 5 | - | - | 5 | - | - | 5 | - | $\mu \mathrm{V} /$ month |
| Supply Voltage Range | $\mathrm{v}_{\mathrm{s}}$ |  | $\pm 8$ | $\pm 15$ | $\pm 20$ | $\pm 8$ | $\pm 15$ | $\pm 20$ | $\pm 8$ | $\pm 15$ | $\pm 20$ | $v$ |
| NOTES: <br> 1. Guaranteed by CMR test. <br> 2. Guaranteed by slew-rate test and formula $\mathrm{BW}_{\mathrm{p}}=\mathrm{SR} /\left(2 \pi 10 \mathrm{~V}_{\text {PEAK }}\right)$. |  |  |  |  | 3. Settling-time is sample tested for $A$ and $E$ grades. Test circuit is shown in Figure 4. Settling-time for F grade is guaranteed but not tested. <br> 4. Guaranteed but not tested. |  |  |  |  |  |  |  |

ELECTRICAL CHARACTERISTICS at $\mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, unless otherwise noted.

| PARAMETER | SYMBOL | CONDITIONS |  | MIN | OP-42A <br> TYP | MAX |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | UNITS

OP-42
ELECTRICAL CHARACTERISTICS at $\mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted. Continued

| PARAMETER | SYMBOL | CONDITIONS |  | MIN | OP-42A <br> TYP | MAX |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |

ELECTRICAL CHARACTERISTICS at $V_{S}= \pm 15 \mathrm{~V},-25^{\circ} \mathrm{C} \leq T_{A} \leq 85^{\circ} \mathrm{C}$ for $\mathrm{E} / \mathrm{F}$ grades, and $-40^{\circ} \mathrm{C} \leq T_{A} \leq+85^{\circ} \mathrm{C}$ for G grade, unless otherwise noted.

| PARAMETER | SYMBOL | CONDITIONS | OP.42E |  |  | OP.42F |  |  | OP-42G |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MIN | TYP | MAX | MIN | TYP | Max | MIN | TYP | MAX |  |
| Offset Voltage | $\mathrm{v}_{\text {Os }}$ |  | - | 0.4 | 1.2 | - | 0.6 | 2.5 | - | 2.0 | 6.0 | mV |
| Offset Voltage Temperature Coefficient | TCV ${ }_{\text {os }}$ |  | - | - 4 | 10 | - | 8 | - | - | 8 | - | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| Input Bias Current | $\mathrm{I}_{B}$ | (Note 1) | - | 0.5 | 1.2 | - | 0.6 | 2.0 | - | 0.6 | 2.0 | nA |
| Input Offsel Current | $\mathrm{I}_{\text {os }}$ | (Note 1) | - | 0.05 | 0.2 | - | 0.06 | 0.4 | - | 0.06 | 0.4 | nA |
| Input Voltage Range | IVR | (Note 2) | $\pm 11$ | $\begin{aligned} & \hline+12.5 \\ & -12.0 \end{aligned}$ | - | $\pm 11$ | $\begin{aligned} & +12.5 \\ & -12.0 \end{aligned}$ | - | $\pm 11$ | $\begin{aligned} & +12.5 \\ & -12.0 \end{aligned}$ | - | V |
| Common-Mode Rejection | CMR | $V_{C M}= \pm 11 \mathrm{~V}$ | 86 | 96 | - | 80 | 94 | - | 80 | 94 | - | dB |
| Power-Supply Rejection Ratio | PSRR | $\begin{aligned} & \mathrm{V}_{\mathrm{s}}= \pm 10 \mathrm{~V} \\ & \text { to } \pm 20 \mathrm{~V} \end{aligned}$ | - | 2 | 40 | - | 6 | 50 | - | 6 | 50 | $\mu \vee N$ |
| Large-Signal Voltage Gain | Avo | $\begin{aligned} & R_{\mathrm{L}}=10 \mathrm{k} \Omega \quad(\text { Note } 1) \\ & \mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega \quad \mathrm{~V}_{\mathrm{O}}= \pm 10 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 200 \\ & 100 \end{aligned}$ | $\begin{aligned} & 500 \\ & 160 \end{aligned}$ | - | $\begin{aligned} & 200 \\ & 100 \\ & \hline \end{aligned}$ | $\begin{aligned} & 500 \\ & 160 \end{aligned}$ | - | $\begin{aligned} & 200 \\ & 100 \\ & \hline \end{aligned}$ | $\begin{aligned} & 500 \\ & 160 \\ & \hline \end{aligned}$ | - | $\mathrm{V} / \mathrm{mV}$ |
| Output Voltage Swing | $\mathrm{V}_{0}$ | $\mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega$ | $\pm 11.0 \begin{gathered} +12.3 \\ -11.8 \end{gathered}$ |  | - | $\pm 11.0$ | $\begin{array}{r} +12.3 \\ -11.8 \end{array}$ | - | $\pm 11.0$ | $\begin{aligned} & +12.3 \\ & -11.8 \end{aligned}$ | $\cdots$ | v |
| Short-Circuit Current Limit | Isc | Output Shorled to Ground | $\pm 8$ | - | $\pm 60$ | $\pm 8$ | - | $\pm 60$ | $\pm 8$ | - | $\pm 60$ | mA |
| Supply Current | $\mathrm{I}_{\mathrm{SY}}$ | No Load $v_{0}=0 \mathrm{~V}$ | - | 5.1 | 6.0 | - | 5.1 | 6.5 | - | 5.1 | 6.5 | mA |
| Slew Rate | SR | $\mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega$ | 45 | 57 | - | 40 | 50 | - | 40 | 50 | - | $\mathrm{V} / \mu \mathrm{s}$ |
| Capacitive Load Drive Capability | $\mathrm{C}_{\mathrm{L}}$ | Unity-Gain Stable (Note 3) | 100 | 250 | - | 100 | 250 | - | 100 | 250 | - | pF |
| NOTES: <br> 1. $T_{1}=85^{\circ} \mathrm{C}$ for $\mathrm{E} / \mathrm{F} / \mathrm{G}$ | $; T_{i}=125^{\circ}$ | C for A grade. |  |  | 2. ${ }^{\text {3. }} \mathrm{G}$ | teed by teed bu | CMR tes not test |  |  |  |  |  |

ELECTRICAL CHARACTERISTICS at $\mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{~V},-55^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 125^{\circ} \mathrm{C}$ for A grade, unless otherwise noted.

| PARAMETER | SYMBOL | CONDITIONS | OP-42A |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MIN | TYP | MAX |  |
| Offset Voltage | $\mathrm{V}_{\mathrm{os}}$ |  | - | 0.5 | 2.0 | mV |
| Offset Voltage Temperature Coefficient | TCV ${ }_{\text {os }}$ |  | - | 4 | 10 | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| Input Bias Current | $\mathrm{I}_{\mathrm{B}}$ | (Note 1) | - | 6 | 20 | nA |
| Input Offiset Current | $\mathrm{I}_{\mathrm{os}}$ | (Note 1) | - | 0.2 | 1.0 | nA |
| Input Voltage Range | IVR | (Note 2) | $\pm 11$ | $\begin{aligned} & \hline+12.5 \\ & -12.0 \end{aligned}$ | - | v |
| Common-Mode Rejection | CMR | $\mathrm{V}_{\mathrm{CM}}= \pm 11 \mathrm{~V}$ | 80 | 94 | - | dB |
| Power-Supply Rejection Ratio | PSRR | $\begin{aligned} & \mathrm{V}_{\mathrm{s}}= \pm 10 \mathrm{~V} \\ & \text { to } \pm 20 \mathrm{~V} \end{aligned}$ | - | 10 | 50 | $\mu \mathrm{V} / \mathrm{N}$ |
| Large-Signal Voltage Gain | Avo | $\begin{aligned} & R_{\mathrm{L}}=10 \mathrm{k} \Omega \quad \text { (Note 1) } \\ & \mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega \quad \mathrm{~V}_{\mathrm{O}}= \pm 10 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{array}{r} 160 \\ 80 \end{array}$ | $\begin{aligned} & 350 \\ & 110 \end{aligned}$ | - | $\mathrm{V} / \mathrm{mV}$ |
| Output Voltage Swing | $v_{0}$ | $\mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega$ | $\pm 11.0$ | $\begin{gathered} +12.3 \\ -11.8 \end{gathered}$ | - | V |
| Short-Circuit Current Limit | $\mathrm{I}_{\text {sc }}$ | Output Shorted to Ground | $\pm 8$ | - | $\pm 60$ | mA |
| Supply Current | $\mathrm{I}_{\mathrm{SY}}$ | No Load $\mathrm{V}_{\mathrm{o}}=0 \mathrm{~V}$ | - | 5.1 | 6.0 | mA |
| Slew Rate | SR | $\mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega$ | 40 | 52 | - | $\mathrm{V} / \mathrm{\mu s}$ |
| Capacitive Load Drive Capability | $\mathrm{C}_{\mathrm{L}}$ | Unity-Gain Stable (Note 3) | 100 | 250 | - | pF |

NOTES:

1. $\mathrm{T}_{1}=85^{\circ} \mathrm{C}$ for $\mathrm{E} / \mathrm{F}$ Grades; $\mathrm{T}_{1}=125^{\circ} \mathrm{C}$ for A grade.
2. Guaranteed by CMR test.
3. Guaranteed but not tested.

OP-42
DICE CHARACTERISTICS


WAFER TEST LIMITS at $\mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{~V}, \mathrm{~T}_{\mathrm{j}}=25^{\circ} \mathrm{C}$, unless otherwise noted.

| PARAMETER | SYMBOL | CONDITIONS | $\begin{array}{r} \text { OP-42N } \\ \text { LIMIT } \\ \hline \end{array}$ | UNITS |
| :---: | :---: | :---: | :---: | :---: |
| Offset Voltage | $\mathrm{V}_{\text {OS }}$ |  | 1.5 | mV MAX |
| Input Bias Current | $I_{B}$ | $\mathrm{V}_{\mathrm{CM}}=0 \mathrm{~V}$ | 250 | pA MAX |
| Input Offset Current | los | $\mathrm{V}_{C M}$ - OV | 50 | $p A$ MAX |
| Input Voltage Range | IVR | (Note 1) | $\pm 11$ | $\checkmark$ MIN |
| Common-Mode Rejection | CMR | $\mathrm{V}_{\text {CM }}= \pm 11 \mathrm{~V}$ | 80 | dB MIN |
| Power-Supply Rejection Ratio | PSRR | $\mathrm{V}_{\mathrm{S}}= \pm 10 \mathrm{~V}$ to $\pm 20 \mathrm{~V}$ | 50 | $\mu \mathrm{V} / \mathrm{V}$ MAX |
| Large-Signal Voltage Gain | Avo | $\begin{aligned} & R_{\mathrm{L}}=10 \mathrm{k} \Omega \\ & \mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega \\ & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \end{aligned}$ | $\begin{aligned} & 500 \\ & 200 \\ & 100 \end{aligned}$ | V/mV MIN |
| Output Voltage Swing | $v_{0}$ | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ | $\pm 11.5$ | $\checkmark$ MIN |
| Short-Circuit Current Limit | ${ }_{\text {ISC }}$ | Output Shorted to Ground | $\pm 20 / \pm 60$ | mA MIN/MAX |
| Supply Current | $\mathrm{I}_{\text {SY }}$ | No Load $V_{0}=0 \mathrm{~V}$ | 6.5 | mA MAX |
| Slew Rate | SR |  | 40 | $\mathrm{V} / \mu \mathrm{s} \mathrm{MIN}$ |
| Capacitive Load Drive Capability | $c_{\text {L }}$ | Unity-Gain Stable (Note 2) | 100 | pF MIN |

## NOTES

1. Guaranteed by CMR test
2. Guaranteed but not tested

Electrical tests are performed at wafer probe to the limits shown. Due to variations in assembly methods and normal yield loss, yield atter packaging is not guaranteed for standard product dice. Consult factory to negotiate specifications based on dice lot qualification through sample lot assembly and testing

BURN-IN CIRCUIT
(

## OP-42

TYPICAL PERFORMANCE CHARACTERISTICS


## 0P-42

TYPICAL PERFORMANCE CHARACTERISTICS


TYPICAL PERFORMANCE CHARACTERISTICS


## OP-42

## APPLICATIONS INFORMATION

The OP-42 combines speed with a high level of input precision usually found only with slower devices. Well-behaved AC performance in the form of clean transient response, symmetrical slew-rates and a high degree of forgiveness to supply decoupling are the hallmarks of this amplifier. AC gain and phase response are quite independent of temperature or supply voltage. Figure 1 shows the OP-42's smallsignal response. Even with 75 pF loads, there is minimal ringing in the output waveform. Large-signal response is shown in Figure 2. This figure clearly shows the OP-42's exceptionally close matching between positive and negative slewrates. Slew-rate symmetry decreases the DC offset a system encounters when processing high-frequency signals, and thus reduces the DC current necessary for load driving.

FIGURE 1: Small-Signal Transient Response, $Z_{L}=2 k \Omega \| 75 \mathrm{pF}$


FIGURE 2: Large-Signal Transient Response, $Z_{\mathrm{L}}=2 \mathrm{k} \Omega \| 75 \mathrm{pF}$


As with most JFET-input amplifiers, the output of the OP-42 may undergo phase inversion if either input exceeds the specified input voltage range. Phase inversion will not damage the amplifier, nor will it cause an internal latch-up.
Supply decoupling should be used to overcome inductance and resistance associated with supply lines to the amplifier.

For most applications a $0.1 \mu \mathrm{~F}$ to $0.01 \mu \mathrm{~F}$ capacitor should be placed between each supply pin and ground.

The OP-42 displays excellent resistance to radiation. Radiation hardness data is available by contacting the factory.

## OFFSET VOLTAGE ADJUSTMENT

Offset voltage is adjusted with a $10 \mathrm{k} \Omega$ to $100 \mathrm{k} \Omega$ potentiometer as shown in Figure 3. The potentiometer should be connected between pins 1 and 5 with its wiper connected to the V -supply. Nulling $\mathrm{V}_{\text {OS }}$ in this manner changes TCV $\mathrm{O}_{\text {OS }}$ by no more than $5 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$ per millivolt of $\mathrm{V}_{\text {OS }}$ change. Alternately, $V_{\text {Os }}$ may be nulled by attaching the potentiometer wiper through a $1 \mathrm{M} \Omega$ resistor to the positive supply rail.

FIGURE 3: Input Offset Voltage Nulling


## SETTLING-TIME

Guaranteed fast-settling is assured by sample-testing during production. The OP-42 is configured as a unity-gain follower in the test circuit of Figure 4. This test method has advantages over false-sum-node techniques in that the actual output of the amplifier is measured, instead of an error-voltage at the sum node. Common-mode settling effects are exercised in this circuit, in addition to the slew-rate and bandwidth effects measured by the false-sum-node method. A reasonably flat-top pulse is required as a stimulus.
The output waveform of the OP-42 being tested is clamped by Schottky diodes and buffered by the JFET sourcefollower. The signal is amplified by a factor of ten by the fast amplifier ICt, then Schottky-clamped before being output The OP-41 provides overall offset nulling. Analysis of the waveform using a digitizing oscilloscope determines the op amp's settling-time

FIGURE 4: Settling-Time Test Fixture


FIGURE 5: OP-42 Settling-Characteristics


## DAC OUTPUT AMPLIFIER

The OP-42 is an excellent choice for a DAC output amplifier, since its high speed and fast settling-time allow quick transitions between codes, even for full-scale changes in output level. The DAC output capacitance appears at the operational amplifier inputs, and must be compensated to ensure
optimal settling speed. Compensation is achieved with capacitor C in Figure 6. C must be adjusted to account for the DAC's output capacitance, the op amp's input capacitance, and any stray capacitance at the inputs. With a bipolar DAC, an additional shunt resistor may be used to optimize response. This technique is described in PMI's application note AN-24.

FIGURE 6: DAC Output Amplifier Circuit


Highest speed is achieved using bipolar DACs such as PMI's DAC-08, DAC-10 or DAC-312. The output capacitances of these converters are up to an order of magnitude lower than their CMOS counterparts, resulting in substantially faster settling-times. The high output impedance of bipolar DACs allows the output amplifier to operate in a true current-tovoltage mode, with a noise gain of unity, thereby retaining the amplifier's full bandwidth. Offset voltage has minimal effect on linearity with bipolar converters.
CMOS digital-to-analog converters have higher output capacitances and lower output resistances than bipolar DACs.

## OP-42

This results in slower settling-times, higher sensitivity to offset voltages and a reduction in the output amplifier's bandwidth. These trade-offs must be balanced against the CMOS DAC's advantages in terms of interfacing capability, power dissipation, accuracy levels and cost. Using the internal feedback resistor which is present on most CMOS converters, the gain applied to offset voltage varies between 4/3 and 2 , depending upon output code. Contributions to linearity error will be as much as $2 / 3 \mathrm{~V}_{\text {OS }}$. In a 10 -volt 12 -bit system, this may add up to an additional $1 / 5$ LSB DNL with the OP-42E. Amplifier bandwidth is reduced by the same gain factor applied to offset voltage, however the OP-42's 10 MHz gainbandwidth product results in no reduction of the CMOS converter's multiplying bandwidth.
Individual DAC data-sheets should be consulted for more complete descriptions of the converters and their circuit applications.

FIGURE 7: DAC Output Amplifier Response (PM-7545 DAC)


DRIVING A HIGH-SPEED ADC
The OP-42's open-loop output resistance is approximately $50 \Omega$. When feedback is applied around the amplifier, output resistance decreases in proportion to open-loop gain divided by closed-loop gain ( $A_{v o L} / A_{V C L}$ ). Output impedance increases as open-loop gain rolls-off with frequency. Highspeed analog-to-digital converters require low source impedances at high frequency. Output impedance at 1 MHz is typically $5 \Omega$ for an OP-42 operating at unity-gain. If lower output impedances are required, an output buffer may be placed at the output of the OP-42.

## HIGH-CURRENT OUTPUT BUFFER

The circuit in Figure 8 shows a high-current output stage for the OP-42. Output current is limited by R1 and R2. For good tracking between the output transistors Q1, Q2 and their biasing diodes D1 and D2, thermal contact must be maintained between the transistor and its associated diode. If good thermal contact is not maintained, R1 and R2 must be increased to $5-6 \Omega$ in order to prevent thermal runaway. Using $5 \Omega$ resistors, the circuit easily drives a $75 \Omega$ load (Figure 9). Output resistance is decreased and heavier loads may be driven by decreasing R1 and R2.
Base current and biasing for Q1 and Q2 are provided by two current sources, the MAT-02 and the JFET. The $2 k \Omega$ potentiometer in the JFET current source should be trimmed for optimum transient performance. The case of the MAT-02 should be connected to $V-$, and decoupled to ground with a
$0.1 \mu \mathrm{~F}$ capacitor. Compensation for the OP-42's input capacitance is provided by $\mathrm{C}_{\mathrm{C}}$. The circuit may be operated at any gain, in the usual op amp configurations.

FIGURE 8: High-Current Output Buffer


FIGURE 9: Output Buffer Large-Signal Response


## DRIVING CAPACITIVE LOADS

Best performance will always be achieved by minimizing input and load capacitances around any high-speed amplifier. However, the OP-42 is guaranteed capable of driving a 100 pF capacitive load over its full operating temperature range while operating at any gain including unity. Typically, an OP-42 will drive more than 250 pF at any temperature Supply decoupling does affect capacitive load driving ability Extra care should be given to ensure good decoupling when driving capacitive loads, and a larger decoupling capacitor between $1 \mu \mathrm{~F}$ and $10 \mu \mathrm{~F}$ should be placed in parallel with the usual decoupling capacitor on each supply.

Large capacitive loads may be driven utilizing the circuit shown in Figure 10. R1 and C1 introduce a small amount of feedforward compensation around the amplifier to counteract the phase lag induced by the output impedance and load capacitance. At DC and low frequencies, R1 is contained within the feedback loop. At higher frequencies, feedforward compensation becomes increasingly dominant, and R1's effect on output impedance will become more noticeable.

When driving very large capacitances, slew-rate will be limited by the short-circuit current limit. Although the unloaded slew-rate is insensitive to variations in temperature, the output current limit has a negative temperature coefficient, and is asymmetrical with regards to sourcing and sinking current. Therefore, slew-rate into excessive capacities will decrease with increasing temperature, and will lose symmetry

## COMPUTER SIMULATIONS

Many electronic design and analysis programs include models for op amps which calculate AC performance from the location of poles and zeros. As an aid to designers utilizing such a program, major poles and zeros of the OP-42 are listed below. Their location will vary slightly between production lots. Typically, they will be within $\pm 15 \%$ of the frequency listed. Use of this data will enable the designer to evaluate gross circuit performance quickly, but should not supplant rigorous characterization of a breadboarded circuit.

| POLES | ZEROS |
| :--- | :--- |
| 20 Hz | 1 MHz |
| 300 kHz |  |
| 3 MHz |  |

FIGURE 10: Compensation for Large Capacitive Loads


## AUTOZEROING OFFSET VOLTAGE

Figure 11 describes a circuit for automatic offset voltage and drift correction. The OP-41 is used in a servo loop to force the OP-42 output equal to the OP-41's offset voltage. Thus, the OP-42's effective input offset is held below $10 \mu \mathrm{~V}(1 \mathrm{mV} / \mathrm{AvCL}$ $=100$ ) despite any temperature variations. This circuit will be most advantageous in high-gain applications.

Feedback is accomplished using the OP-42's null pins, leaving both inputs free for other purposes. In the application

FIGURE 11: OP-41 Servo Amplifier Provides Offset Correction


0P-42
shown, the OP-42 has seven multiplexed inputs, while the eighth input provides a ground reference. Nulling is accomplished by addressing the grounded channel. This address should be held for at least $200 \mu \mathrm{~s}$. After this time, the address may be changed to another channel. The MUX-08 ENABLE pin must be high during the entire nulling cycle. During this time, JFET switch J1 turns on, completing feedback around
the OP-41 servo amplifier. A charge is developed across $C_{\vdash}$ to compensate for the OP-42's offset voltage. When anothe channel is addressed, J1 turns off, and the correction charge is maintained across $\mathrm{C}_{H}$ by the OP-41. Droop is exceptionally low - only $1.3 \mu \mathrm{~V} / \mathrm{s}$ at $25^{\circ} \mathrm{C}$. A correction range of more than 4 mV allows nulling of minor system offsets as well as the OP-42's offset voltage.

