



# **OPA604**

# FET-Input, Low Distortion OPERATIONAL AMPLIFIER

### **FEATURES**

- LOW DISTORTION: 0.0003% at 1kHz
- LOW NOISE: 10nV/√Hz
- HIGH SLEW RATE: 25V/µs
- WIDE GAIN-BANDWIDTH: 20MHz
- UNITY-GAIN STABLE
- WIDE SUPPLY RANGE:  $V_s = \pm 4.5$  to  $\pm 24V$
- DRIVES 600Ω LOAD
- DUAL VERSION AVAILABLE (OPA2604)

### DESCRIPTION

The OPA604 is a FET-input operational amplifier designed for enhanced AC performance. Very low distortion, low noise and wide bandwidth provide superior performance in high quality audio and other applications requiring excellent dynamic performance.

New circuit techniques and special laser trimming of dynamic circuit performance yield very low harmonic distortion. The result is an op amp with exceptional sound quality. The low-noise FET input of the OPA604 provides wide dynamic range, even with high source impedance. Offset voltage is laser-trimmed to minimize the need for interstage coupling capacitors.

The OPA604 is available in 8-pin plastic mini-DIP and SO-8 surface-mount packages, specified for the  $-25^{\circ}$ C to  $+85^{\circ}$ C temperature range.

### **APPLICATIONS**

- PROFESSIONAL AUDIO EQUIPMENT
- PCM DAC I/V CONVERTER
- SPECTRAL ANALYSIS EQUIPMENT
- ACTIVE FILTERS
- TRANSDUCER AMPLIFIER
- DATA ACQUISITION



International Airport Industrial Park 
Mailing Address: PO Box 11400
Tucson, AZ 85734
Street Address: 6730 S. Tucson Blvd.
Tucson, AZ 85706
Tel: (520) 746-1111
Tucson, AZ 85706
Tel: (520) 746-1111
Tucson, AZ 85706

© 1992 Burr-Brown Corporation

# **SPECIFICATIONS**

### ELECTRICAL

 $T_{\text{A}}$  = +25°C,  $V_{\text{S}}$  =  $\pm 15 V$  unless otherwise noted.

|                                                                                                                                                                                                                 | CONDITION                                                                                                             | OPA604AP, AU |                                                 |             |                                                         |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|--------------|-------------------------------------------------|-------------|---------------------------------------------------------|
| PARAMETER                                                                                                                                                                                                       |                                                                                                                       | MIN          | ТҮР                                             | MAX         | UNITS                                                   |
| OFFSET VOLTAGE<br>Input Offset Voltage<br>Average Drift<br>Power Supply Rejection                                                                                                                               | $V_{S} = \pm 5$ to $\pm 24V$                                                                                          | 80           | ±1<br>±8<br>100                                 | ±5          | mV<br>μV/°C<br>dB                                       |
| INPUT BIAS CURRENT <sup>(1)</sup><br>Input Bias Current<br>Input Offset Current                                                                                                                                 | V <sub>CM</sub> = 0V<br>V <sub>CM</sub> = 0V                                                                          |              | 50<br>±3                                        |             | pA<br>pA                                                |
| NOISE<br>Input Voltage Noise<br>Noise Density: $f = 10Hz$<br>f = 100Hz<br>f = 10Hz<br>f = 10kHz<br>Voltage Noise, BW = 20Hz to 20kHz<br>Input Bias Current Noise<br>Current Noise Density, $f = 0.1Hz$ to 20kHz |                                                                                                                       |              | 25<br>15<br>11<br>10<br>1.5<br>4                |             | nV/√Hz<br>nV/√Hz<br>nV/√Hz<br>nV/√Hz<br>µVp-p<br>fA/√Hz |
| INPUT VOLTAGE RANGE<br>Common-Mode Input Range<br>Common-Mode Rejection                                                                                                                                         | V <sub>CM</sub> = ±12V                                                                                                | ±12<br>80    | ±13<br>100                                      |             | V<br>dB                                                 |
| INPUT IMPEDANCE<br>Differential<br>Common-Mode                                                                                                                                                                  |                                                                                                                       |              | 10 <sup>12</sup>    8<br>10 <sup>12</sup>    10 |             | Ω    pF<br>Ω    pF                                      |
| OPEN-LOOP GAIN<br>Open-Loop Voltage Gain                                                                                                                                                                        | $V_0 = \pm 10V, R_L = 1k\Omega$                                                                                       | 80           | 100                                             |             | dB                                                      |
| FREQUENCY RESPONSE<br>Gain-Bandwidth Product<br>Slew Rate<br>Settling Time: 0.01%<br>0.1%<br>Total Harmonic Distortion + Noise (THD+N)                                                                          | $G = 100$ $20Vp-p, R_{L} = 1k\Omega$ $G = -1, 10V \text{ Step}$ $G = 1, f = 1kHz$ $V_{O} = 3.5Vrms, R_{L} = 1k\Omega$ | 15           | 20<br>25<br>1.5<br>1<br>0.0003                  |             | MHz<br>V/μs<br>μs<br>μs<br>%                            |
| OUTPUT<br>Voltage Output<br>Current Output<br>Short Circuit Current<br>Output Resistance, Open-Loop                                                                                                             | $R_{L} = 600\Omega$ $V_{O} = \pm 12V$                                                                                 | ±11          | ±12<br>±35<br>±40<br>25                         |             | V<br>mA<br>mA<br>Ω                                      |
| POWER SUPPLY<br>Specified Operating Voltage<br>Operating Voltage Range<br>Current                                                                                                                               |                                                                                                                       | ±4.5         | ±15<br>±5.3                                     | ±24<br>±6   | V<br>V<br>mA                                            |
| <b>TEMPERATURE RANGE</b><br>Specification<br>Storage<br>Thermal Resistance <sup>(2)</sup> , θ <sub>JA</sub>                                                                                                     |                                                                                                                       | -25<br>-40   | 90                                              | +85<br>+125 | °C<br>°C<br>°C/W                                        |

NOTES: (1) Typical performance, measured fully warmed-up. (2) Soldered to circuit board-see text.

The information provided herein is believed to be reliable; however, BURR-BROWN assumes no responsibility for inaccuracies or omissions. BURR-BROWN assumes no responsibility for the use of this information, and all use of such information shall be entirely at the user's own risk. Prices and specifications are subject to change without notice. No patent rights or licenses to any of the circuits described herein are implied or granted to any third party. BURR-BROWN does not authorize or warrant any BURR-BROWN product for use in life support devices and/or systems.



### **PIN CONFIGURATION**



## ELECTROSTATIC DISCHARGE SENSITIVITY

Any integrated circuit can be damaged by ESD. Burr-Brown recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet published specifications.

### **ABSOLUTE MAXIMUM RATINGS**

| Power Supply Voltage                 | ±25V               |
|--------------------------------------|--------------------|
| Input Voltage                        | (V–)–1V to (V+)+1V |
| Output Short Circuit to Ground       | Continuous         |
| Operating Temperature                | –40°C to +100°C    |
| Storage Temperature                  | –40°C to +125°C    |
| Junction Temperature                 | +150°C             |
| Lead Temperature (soldering, 10s) AP | +300°C             |
| Lead Temperature (soldering, 3s) AU  | +260°C             |

### ORDERING INFORMATION

| MODEL    | PACKAGE            | TEMP. RANGE    |
|----------|--------------------|----------------|
| OPA604AP | 8-Pin Plastic DIP  | −25°C to +85°C |
| OPA604AU | SO-8 Surface-Mount | −25°C to +85°C |

### PACKAGE INFORMATION

| MODEL    | PACKAGE            | PACKAGE DRAWING<br>NUMBER <sup>(1)</sup> |
|----------|--------------------|------------------------------------------|
| OPA604AP | 8-Pin Plastic DIP  | 006                                      |
| OPA604AU | SO-8 Surface-Mount | 182                                      |

NOTE: (1) For detailed drawing and dimension table, please see end of data sheet, or Appendix D of Burr-Brown IC Data Book.



# **TYPICAL PERFORMANCE CURVES**

 $T_{_A}$  = +25°C,  $V_{_S}$  =  $\pm 15V$  unless otherwise noted.





# **TYPICAL PERFORMANCE CURVES (CONT)**

 $T_{A}$  = +25°C,  $V_{S}$  = ±15V unless otherwise noted.





# **TYPICAL PERFORMANCE CURVES (CONT)**

 $T_{_A}$  = +25°C,  $V_{_S}$  =  $\pm 15V$  unless otherwise noted.





SUPPLY CURRENT vs TEMPERATURE 7 = +15 VDC 6 Supply Current (mA)  $V_{S} = \pm 24 VDC$ ١ 5  $V_{S} = \pm 5 VDC$ 4 3 -75 -50 -25 0 25 50 75 100 125 Ambient Temperature (°C)







100

75

125



LARGE-SIGNAL TRANSIENT RESPONSE



Short-Circuit Current (mA)

-75

-50

-25

0

25

Ambient Temperature (°C)

50

## **TYPICAL PERFORMANCE CURVES (CONT)**

 $T_{A}$  = +25°C,  $V_{S}$  = ±15V unless otherwise noted.





# APPLICATIONS INFORMATION

### OFFSET VOLTAGE ADJUSTMENT

The OPA604 offset voltage is laser-trimmed and will require no further trim for most applications. As with most amplifiers, externally trimming the remaining offset can change drift performance by about  $0.3\mu V/^{\circ}C$  for each  $100\mu V$  of adjusted offset. The OPA604 can replace many other amplifiers by leaving the external null circuit unconnected.

The OPA604 is unity-gain stable, making it easy to use in a wide range of circuitry. Applications with noisy or high impedance power supply lines may require decoupling capacitors close to the device pins. In most cases, a  $1\mu$ F tantalum capacitor at each power supply pin is adequate.



FIGURE 1. Offset Voltage Trim.

### **DISTORTION MEASUREMENTS**

The distortion produced by the OPA604 is below the measurement limit of virtually all commercially available equipment. A special test circuit, however, can be used to extend the measurement capabilities. Op amp distortion can be considered an internal error source which can be referred to the input. Figure 2 shows a circuit which causes the op amp distortion to be 101 times greater than normally produced by the op amp. The addition of  $R_3$  to the otherwise standard noninverting amplifier configuration alters the feedback factor or noise gain of the circuit. The closed-loop gain is unchanged, but the feedback available for error correction is reduced by a factor of 101. This extends the measurement limit, including the effects of the signal-source purity, by a factor of 101. Note that the input signal and load applied to the op amp are the same as with conventional feedback without  $R_3$ .

Validity of this technique can be verified by duplicating measurements at high gain and/or high frequency where the distortion is within the measurement capability of the test equipment. Measurements for this data sheet were made with the Audio Precision System One which greatly simplifies such repetitive measurements. The measurement technique can, however, be performed with manual distortion measurement instruments.

### CAPACITIVE LOADS

The dynamic characteristics of the OPA604 have been optimized for commonly encountered gains, loads and operating conditions. The combination of low closed-loop gain and capacitive load will decrease the phase margin and may lead to gain peaking or oscillations. Load capacitance reacts with the op amp's open-loop output resistance to form an additional pole in the feedback loop. Figure 3 shows various circuits which preserve phase margin with capacitive load. Request Application Bulletin AB-028 for details of analysis techniques and applications circuits.

For the unity-gain buffer, Figure 3a, stability is preserved by adding a phase-lead network,  $R_C$  and  $C_C$ . Voltage drop



across  $R_C$  will reduce output voltage swing with heavy loads. An alternate circuit, Figure 3b, does not limit the output with low load impedance. It provides a small amount of positive feedback to reduce the net feedback factor. Input impedance of this circuit falls at high frequency as op amp gain rolloff reduces the bootstrap action on the compensation network.

Figures 3c and 3d show compensation techniques for noninverting amplifiers. Like the follower circuits, the circuit in Figure 3d eliminates voltage drop due to load current, but at the penalty of somewhat reduced input impedance at high frequency.

Figures 3e and 3f show input lead compensation networks for inverting and difference amplifier configurations.

### NOISE PERFORMANCE

Op amp noise is described by two parameters—noise voltage and noise current. The voltage noise determines the noise performance with low source impedance. Low noise bipolar-input op amps such as the OPA27 and OPA37 provide very low voltage noise. But if source impedance is greater than a few thousand ohms, the current noise of bipolar-input op amps react with the source impedance and will dominate. At a few thousand ohms source impedance and above, the OPA604 will generally provide lower noise.

#### POWER DISSIPATION

The OPA604 is capable of driving a  $600\Omega$  load with power supply voltages up to  $\pm 24V$ . Internal power dissipation is increased when operating at high power supply voltage. The typical performance curve, Power Dissipation vs Power Supply Voltage, shows quiescent dissipation (no signal or no load) as well as dissipation with a worst case continuous sine wave. Continuous high-level music signals typically produce dissipation significantly less than worst case sine waves.

Copper leadframe construction used in the OPA604 improves heat dissipation compared to conventional plastic packages. To achieve best heat dissipation, solder the device directly to the circuit board and use wide circuit board traces.

#### **OUTPUT CURRENT LIMIT**

Output current is limited by internal circuitry to approximately  $\pm 40$ mA at 25°C. The limit current decreases with increasing temperature as shown in the typical curves.



FIGURE 2. Distortion Test Circuit.





(b)

(a)

FIGURE 3. Driving Large Capacitive Loads.





FIGURE 4. Three-Pole Low-Pass Filter.



FIGURE 5. Three-Pole Generalized Immittance Converter (GIC) Low-Pass Filter.



FIGURE 6. Differential Amplifier with Low-Pass Filter.







FIGURE 7. High Impedance Amplifier.

FIGURE 8. Digital Audio DAC I-V Amplifier.



FIGURE 9. Using Two OPA604 Op Amps to Double the Output Current to a Load.



### SOUND QUALITY

The following discussion is provided, recognizing that not all measured performance behavior explains or correlates with listening tests by audio experts. The design of the OPA604 included consideration of both objective performance measurements, as well as an awareness of widely held theory on the success and failure of previous op amp designs.

#### SOUND QUALITY

The sound quality of an op amp is often the crucial selection criteria-even when a data sheet claims exceptional distortion performance. By its nature, sound quality is subjective. Furthermore, results of listening tests can vary depending on application and circuit configuration. Even experienced listeners in controlled tests often reach different conclusions.

Many audio experts believe that the sound quality of a high performance FET op amp is superior to that of bipolar op amps. A possible reason for this is that bipolar designs generate greater odd-order harmonics than FETs. To the human ear, odd-order harmonics have long been identified as sounding more unpleasant than even-order harmonics. FETs, like vacuum tubes, have a square-law I-V transfer function which is more linear than the exponential transfer function of a bipolar transistor. As a direct result of this square-law characteristic, FETs produce predominantly even-order harmonics. Figure 10 shows the transfer function of a bipolar transistor and FET. Fourier transformation of both transfer functions reveals the lower odd-order harmonics of the FET amplifier stage.







#### THE OPA604 DESIGN

The OPA604 uses FETs throughout the signal path, including the input stage, input-stage load, and the important phase-splitting section of the output stage. Bipolar transistors are used where their attributes, such as current capability are important, and where their transfer characteristics have minimal impact.

The topology consists of a single folded-cascode gain stage followed by a unity-gain output stage. Differential input transistors J<sub>1</sub> and J<sub>2</sub> are special large-geometry, P-channel JFETs. Input stage current is a relatively high 800µA, providing high transconductance and reducing voltage noise. Laser trimming of stage currents and careful attention to symmetry yields a nearly symmetrical slew rate of  $\pm 25 V/\mu s$ .

The JFET input stage holds input bias current to approximately 50pA or roughly 3000 times lower than common bipolar-input audio op amps. This dramatically reduces noise with high-impedance circuitry.

The drains of  $J_1$  and  $J_2$  are cascoded by  $Q_1$  and  $Q_2$ , driving the input stage loads, FETs J<sub>3</sub> and J<sub>4</sub>. Distortion reduction circuitry (patented) linearizes the openloop response and increases voltage gain. The 20MHz bandwidth of the OPA604 further reduces distortion through the user-connected feedback loop.

The output stage consists of a JFET phase-splitter loaded into high speed all-NPN output drivers. Output transistors are biased by a special circuit to prevent cutoff, even with full output swing into  $600\Omega$  loads.



#### **IMPORTANT NOTICE**

Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgment, including those pertaining to warranty, patent infringement, and limitation of liability.

TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

Customers are responsible for their applications using TI components.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof.

Copyright © 2000, Texas Instruments Incorporated