# TOSHIBA

TOSHIBA Original CMOS 16-Bit Microcontroller

# TLCS-900/H Series

TMP95FY64

TOSHIBA CORPORATION

# Preface

Thank you very much for making use of Toshiba microcomputer LSIs. Before use this LSI, refer the section, "Points of Note and Restrictions". Especially, take care below cautions.

### \*\*CAUTION\*\*

How to release the HALT mode

Usually, interrupts can release all halts status. However, the interrupts = ( $\overline{NMI}$ , INTO), which can release the HALT mode may not be able to do so if they are input during the period CPU is shifting to the HALT mode (for about 3 clocks of X1) with IDLE1 or STOP mode (IDLE2 is not applicable to this case). (In this case, an interrupt request is kept on hold internally.)

If another interrupt is generated after it has shifted to HALT mode completely, halt status can be released without difficultly. The priority of this interrupt is compare with that of the interrupt kept on hold internally, and the interrupt with higher priority is handled first followed by the other interrupt.

### CMOS 16-Bit Microcontroller

## TMP95FY64F

### 1. Outline and Features

The TMP95FY64F is a high-speed 16-bit microcontroller developed for use in controlling various types of middle to large-sized equipment. With 256 Kbytes of flash memory included, it allows your programs to be erased and rewritten on-board.

This device comes in a 100-pin flat package. Its features are outlined below.

### (1) High-speed 16-bit CPU (900/H CPU)

- Upward compatible in instruction mnemonics with the TLCS-90/900
- 16 Mbytes of linear addressing space
- General-purpose registers and register bank switching
- 16-bit divide/multiply instructions and bit transfer/bitwise operation instructions
- Micro DMA: 4 channels (2 bytes in 640 ns when using a 25 MHz oscillator)
- (2) Minimum instruction execution time: 160 ns (when using a 25 MHz oscillator)
- (3) Internal RAM: 8 Kbytes

Internal ROM: 256-Kbyte flash memory

2-Kbyte mask ROM (used for booting)

- (4) External memory extension
  - Expandable up to 16 Mbytes (shared between programs and data)
  - External data bus width select pin  $(AM8/\overline{16})$
  - Supports coexisting 8/16-bit external data buses ...... Dynamic bus sizing
- (5) 8-bit timer: 8 channels
  - Event count function available (2 channels)

• The information contained herein is presented only as a guide for the applications of our products. No responsibility is assumed by TOSHIBA CORPORATION for any infringements of intellectual property or other rights of the third parties which may result from its use. No license is granted by implication or otherwise under any intellectual property or other rights of TOSHIBA CORPORATION or others.

<sup>000707</sup>EBP1

<sup>•</sup> For a discussion of how the reliability of microcontrollers can be predicted, please refer to Section 1.3 of the chapter entitled Quality and Reliability Assurance / Handling Precautions.

TOSHIBA is continually working to improve the quality and reliability of its products. Nevertheless, semiconductor devices in general can malfunction or fail due to their inherent electrical sensitivity and vulnerability to physical stress. It is the responsibility of the buyer, when utilizing TOSHIBA products, to comply with the standards of safety in making a safe design for the entire system, and to avoid situations in which a malfunction or failure of such TOSHIBA products could cause loss of human life, bodily injury or damage to property.

In developing your designs, please ensure that TOSHIBA products are used within specified operating ranges as set forth in the most recent TOSHIBA products specifications. Also, please keep in mind the precautions and conditions set forth in the "Handling Guide for Semiconductor Devices," or "TOSHIBA Semiconductor Reliability Handbook" etc..

<sup>•</sup> The TOSHIBA products listed in this document are intended for usage in general electronics applications (computer, personal equipment, office equipment, measuring equipment, industrial robotics, domestic appliances, etc.). These TOSHIBA products are neither intended nor warranted for usage in equipment that requires extraordinarily high quality and/or reliability or a malfunction or failure of which may cause loss of human life or bodily injury ("Unintended Usage"). Unintended Usage include atomic energy control instruments, airplane or spaceship instruments, transportation instruments, traffic signal instruments, combustion control instruments, medical instruments, all types of safety devices, etc.. Unintended Usage of TOSHIBA products listed in this document shall be made at the customer's own risk.

<sup>•</sup> The products described in this document are subject to the foreign exchange and foreign trade laws.

The information contained herein is subject to change without notice.

- (6) 16-bit timer/event counter: 2 channels
- (7) General-purpose serial interface: 3 channels
- (8) 10-bit A/D converter: 8 channels
- (9) 8-bit D/A converter: 2 channels
- (10) Watchdog timer
- (11) Chip select/wait controller: 4 blocks
- (12) Interrupt function: 45 lines of interrupt sources
  - 9 CPU interrupts ...... Software interrupt instructions and undefined instruction execution
  - 26 internal interrupts 7
  - 10 external interrupts Seven priority levels can be set to resolve interrupt priority.
- (13) Input/output port: 81 pins
- (14) Standby function
  - Four halt modes (RUN, IDLE2, IDLE1, STOP)
- (15) Operating voltage
  - $V_{CC} = 4.5$  to 5.5 V
- (16) Package: P-QFP100-1414-0.50E





Figure 1. Block Diagram of the TMP95FY64F

### 2. Pin Assignment and Functions

This section shows a pin assignment of the TMP95FY64F, as well as the names and the outline functions of its input/output pins.

2.1 Pin Assignment

The pin assignment of the TMP95FY64F is shown in Figure 2.1.



Figure 2.1 Pin Assignment of the TMP95FY64F (100-pin QFP)

### 2.2 Pin Names and Functions

The names and the outline functions of input/output pins are listed in Table 2.2.

| Table 2.2 | Pin | Names    | and | Functions | (1/4) |
|-----------|-----|----------|-----|-----------|-------|
|           |     | Tion 100 | unu | ranctions | (1/4) |

| Pin Name    | No. of<br>Pins | Туре         | Function                                                      |
|-------------|----------------|--------------|---------------------------------------------------------------|
| P00 to P07  | 8              | Input/output | Port 0: Input/output port which can be set for input or       |
| /D0 to D7   |                |              | output bit by bit.                                            |
|             |                | Input/output | Data: Data bus 0 to 7.                                        |
| P10 to P17  | 8              | Input/output | Port 1: Input/output port which can be set for input or       |
| /D8 to D15  |                |              | output bit by bit.                                            |
|             |                | Input/output | Data: Data bus 8 to 15.                                       |
| P20 to P27  | 8              | Input/output | Port 2: Input/output port which can be set for input or       |
| /A16 to A23 |                |              | output bit by bit.                                            |
|             |                | Output       | Address: Address bus 16 to 23.                                |
| P30         | 1              | Input/output | Port 30: Input/output port. These pins should be pulled       |
| / A8        |                | Output       | Address: Address bus 8. high with an external                 |
| / BOOT      |                | Input        | This pin sets single boot mode. resistor.                     |
| P31 to P37  | 7              | Input/output | Ports 31 to 37: Input/output ports which can be set for input |
| /A9 to A15  |                |              | or output bit by bit.                                         |
|             |                | Output       | Address: Address bus 9 to 15.                                 |
| P40 to P47  | 8              | Input/output | Port 4: Input/output port which can be set for input or       |
| /A0 to A7   |                |              | output bit by bit.                                            |
|             |                | Output       | Address: Address bus 0 to 7.                                  |
| P50         | 1              | Output       | Port 50: Output-only port.                                    |
| / RD        |                | Output       | Read: Strobe signal to read external memory. (The strobe      |
|             |                |              | signal can be output at any read timing by setting P5         |
|             |                |              | <p50> = 0 and P5FC <math><p50f> = 1.)</p50f></math></p50>     |
| P51         | 1              | Output       | Port 51: Output-only port.                                    |
| / WR        |                | Output       | Write: Strobe signal to write data on pins D0 to 7.           |
| P52         | 1              | Input/output | Port 52: Input/output port (pull-up resistor included).       |
| / HWR       |                | Output       | High-order write: Strobe signal to write on pins D8 to 15.    |
| P53         | 1              | Input/output | Port 53: Input/output port (pull-up resistor included).       |
| / BUSRQ     |                | Input        | Bus request: Input pin to request that external bus be freed. |
| P54         | 1              | Input/output | Port 54: Input/output port (pull-up resistor included).       |
| / BUSAK     |                | Output       | Bus acknowledge: Output pin to notify that the CPU has        |
|             |                |              | freed external bus as requested by BUSRQ.                     |
| P55         | 1              | Input/output | Port 55: Input/output port (pull-up resistor included).       |
| / WAIT      |                | Input        |                                                               |
|             |                |              | mode or 0 + N WAIT mode. This is set by the chip select/      |
|             |                |              | wait control register.)                                       |

| Pin Name         | No. of<br>Pins | Туре           | Function                                                                                                     |
|------------------|----------------|----------------|--------------------------------------------------------------------------------------------------------------|
| P56              | 1              | Input/output   | Port 56: Input/output port (pull-up resistor included).                                                      |
| / INT0           |                | Input          | Interrupt request pin 0: Programmable (level or rising edge)<br>interrupt request pin. $\int \int \nabla dr$ |
| P57              | 1              | Input/output   | Port 57: Input/output port (pull-up resistor included).                                                      |
| / SCLK2          |                | Input / output | Serial clock input/output 2                                                                                  |
| / CTS2           |                | Input          | Serial data transmit ready 2 (Clear to Send)                                                                 |
| P60              | 1              | Output         | Port 60: Output-only port.                                                                                   |
| / <u>CS0</u>     |                | Output         | Chip select 0: Outputs a 0 when the address is within a                                                      |
|                  |                |                | specified address range.                                                                                     |
| P61              | 1              | Output         | Port 61: Output-only port.                                                                                   |
| / <u>CS1</u>     |                | Output         | Chip select 1: Outputs a 0 when the address is within a                                                      |
|                  |                |                | specified address range.                                                                                     |
| P62              | 1              | Output         | Port 62: Output-only port.                                                                                   |
| / <u>CS2</u>     |                | Output         | Chip select 2: Outputs a 0 when the address is within a                                                      |
|                  |                |                | specified address range.                                                                                     |
| P63              | 1              | Output         | Port 63: Output-only port.                                                                                   |
| / <del>CS3</del> |                | Output         | Chip select 3: Outputs a 0 when the address is within a                                                      |
|                  |                |                | specified address range.                                                                                     |
| P70              | 1              | Input/output   | Port 70: Input/output port.                                                                                  |
| / TIO            |                | Input          | Timer input 0: Input for timer 0.                                                                            |
| /INT1            |                | Input          | Interrupt request pin 1: Rising edge interrupt request pin. 🔟                                                |
| P71              | 1              | Input/output   | Port 71: Input/output port.                                                                                  |
| /TO1             |                | Output         | Timer output 1: Output for timer 0 or timer 1.                                                               |
| P72              | 1              | Input/output   | Port 72: Input/output port.                                                                                  |
| / ТОЗ            |                | Output         | Timer output 3: Output for timer 2 or timer 3.                                                               |
| /INT2            |                | Input          | Interrupt request pin 2: Rising edge interrupt request pin. 🖌                                                |
| P73              | 1              | Input/output   | Port 73: Input/output port.                                                                                  |
| / TI4            |                | Input          | Timer input 4: Input for timer 4.                                                                            |
| /INT3            |                | Input          | Interrupt request pin 3: Rising edge interrupt request pin. 🖌                                                |
| P74              | 1              | Input/output   | Port 74: Input/output port.                                                                                  |
| / TO5            |                | Output         | Timer output 5: Output for timer 4 or timer 5.                                                               |
| P75              | 1              | Input/output   | Port 75: Input/output port.                                                                                  |
| /TO7             |                | Output         | Timer output 7: Output for timer 6 or timer 7.                                                               |
| /INT4            |                | Input          | Interrupt request pin 4: Rising edge interrupt request pin. 🖌                                                |
| P80              | 1              | Input/output   | Port 80: Input/output port (pull-up resistor included).                                                      |
| /TxD0            |                | Output         | Serial transmit data 0                                                                                       |
| P81              | 1              | Input/output   | Port 81: Input/output port (pull-up resistor included).                                                      |
| /RxD0            |                |                | Serial transmit data 0                                                                                       |

Table 2.2 Pin Names and Functions (2/4)

| Pin Name      | No. of<br>Pins | Туре         | Function                                                       |
|---------------|----------------|--------------|----------------------------------------------------------------|
| P82           | 1              | Input/output | Port 82: Input/output port (pull-up resistor included).        |
| / SCLK0       |                | Input/output | Serial clock input/output 0                                    |
| / <u>CTS0</u> |                | Input        | Serial data transmit ready 0 (Clear to Send).                  |
| P83           | 1              | Input/output | Port 83: Input/output port (pull-up resistor included).        |
| /TxD1         |                | Output       | Serial transmit data 1                                         |
| P84           | 1              | Input/output | Port 84: Input/output port (pull-up resistor included).        |
| /RxD1         |                | Input        | Serial receive data 1                                          |
| P85           | 1              | Input/output | Port 85: Input/output port (pull-up resistor included).        |
| / SCLK1       |                | Input/output | Serial clock input/output 1                                    |
| / CTS1        |                | Input        | Serial data transmit ready 1 (Clear to Send)                   |
| P86           | 1              | Input/output | Port 86: Input/output port (pull-up resistor included).        |
| /TxD2         |                | Output       | Serial transmit data 2                                         |
| P87           | 1              | Input/output | Port 87: Input/output port (pull-up resistor included).        |
| / RxD2        |                | Input        | Serial receive data 2                                          |
| P90           | 1              | Input/output | Port 90: Input/output port.                                    |
| / TI8         |                | Input        | Timer input 8: Input pin for timer 8                           |
| / INT5        |                | Input        | Interrupt request pin 5: Programmable (rising or falling edge) |
|               |                |              | interrupt request pin. 🦯 🤨                                     |
| P91           | 1              | Input/output | Port 91: Input/output port.                                    |
| / TI9         |                | Input        | Timer input 9: Input pin for timer 8                           |
| / INT6        |                | Input        | Interrupt request pin 6: Rising edge interrupt request pin. 🖌  |
| P92           | 1              | Input/output | Port 92: Input/output port.                                    |
| / TO8         |                | Output       | Timer output 8: Output pin for timer 8                         |
| P93           | 1              | Input/output | Port 93: Input/output port.                                    |
| / TO9         |                | Output       | Timer output 9: Output pin for timer 8                         |
| P94           | 1              | Input/output | Port 94: Input/output port.                                    |
| / TIA         |                | Input        | Timer input A: Input pin for timer 9                           |
| / INT7        |                | Input        | Interrupt request pin 7: Programmable (rising or falling edge) |
|               |                |              | interrupt request pin. 🦯 🦳                                     |
| P95           | 1              | Input/output | Port 95: Input/output port.                                    |
| / TIB         |                | Input        | Timer input B: Input pin for timer 9                           |
| / INT8        |                | Input        | Interrupt request pin 8: Rising edge interrupt request pin. 🖌  |
| P96           | 1              | Input/output | Port 96: Input/output port.                                    |
| /TOA          |                | Output       | Timer output A: Output pin for timer 9                         |
| / TOB         |                | Output       | Timer output B: Output pin for timer 9                         |
| PA0 to PA2    | 3              | Input        | Port A0 to A2: Input-only port.                                |
| /AN0 to AN2   |                | Input        | Analog input 2 to 0: Input pin for the A/D converter.          |

Table 2.2 Pin Names and Functions (3/4)

| Pin Name    | No. of<br>Pins | Туре           | Function                                                                                                                                                                            |
|-------------|----------------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PA3         | 1              | Input          | Port A3: Input-only port.                                                                                                                                                           |
| / AN3       |                | Input          | Analog input 3: Input pin for the A/D converter.                                                                                                                                    |
| / ADTRG     |                | Input          | External start trigger                                                                                                                                                              |
| PA4 to PA7  | 4              | Input          | Port A4 to A7: Input-only port.                                                                                                                                                     |
| /AN4 to AN7 |                | Input          | Analog input 4 to 7: Input pin for the A/D converter.                                                                                                                               |
| DAOUT0      | 1              | Output         | D/A output 0: Output pin of D/A converter 0.                                                                                                                                        |
| DAOUT1      | 1              | Output         | D/A output 1: Output pin of D/A converter 1.                                                                                                                                        |
| NMI         | 1              | Input          | Nonmaskable interrupt request pin: Programmable (rising edge or rising / falling edges) interrupt request pin.                                                                      |
| CLK         | 1              | Output         | Clock output: Clock derived from an external clock by dividing it by 4. This output is pulled high during a reset.                                                                  |
| ĒĀ          | 1              | Input          | External access: Connect this pin to Vcc.                                                                                                                                           |
| AM8/16      | 1              | Input          | Address mode: External data bus width select pin.<br>Connect this pin to Vcc. The external data bus width to be<br>accessed can be set by the chip select/wait control<br>register. |
| RESET       | 1              | Input          | Reset: Initializes the TMP95FY64. (Pull-up resistor included.)                                                                                                                      |
| VREFH       | 1              | Input          | Reference voltage input pin (H) for the A/D converter.                                                                                                                              |
| VREFL       | 1              | Input          | Reference voltage input pin (L) for the A/D converter.                                                                                                                              |
| AVCC        | 1              |                | Power supply pin as well as the reference voltage input pin<br>for the A/D converter. (Be sure to connect this pin to the<br>power supply rail.)                                    |
| AVSS        | 1              |                | GND pin as well as the reference voltage input pin for the A / D converter. (Be sure to connect this pin to GND.)                                                                   |
| X1/X2       | 2              | Input / Output | Oscillator connecting pin.                                                                                                                                                          |
| VCC         | 3              |                | Power supply pin: Connect all VCC pins to the power supply rail.                                                                                                                    |
| VSS         | 3              |                | GND pin: Connect all VSS pins to GND (0 V).                                                                                                                                         |

Table 2.2 Pin Names and Functions (4/4)

Note: All pins with pull-up resistors included, except the RESET pin, can have their pull-up resistors electrically isolated from the pin by software.

3. Functional Description

This section shows the hardware configuration of the TMP95FY64 and explains how it operates.

This device is a version of the created by replacing the predecessor's internal mask ROM with a 256-Kbyte internal flash memory and expanding its internal RAM size to 8 Kbytes. The configuration and the functionality of this device are the same as those of the TMP95CS64. For the functions of this device that are not described here, refer to the TMP95CS64 data sheet.

3.1 Outline of Operation Modes

There are single-chip and single-boot modes. Which mode is selected depends on the device's pin state after a reset.

- Single-chip mode: The device normally operates in this mode. After a reset, the device starts executing the internal flash memory program.
- Single-boot mode: This mode is used to rewrite the internal flash memory by serial transfer (UART). After a reset, the internal boot ROM starts up, executing a onboard rewrite program.

| Operation Mode   | Mode Setup Input Pin |      |    |  |  |  |
|------------------|----------------------|------|----|--|--|--|
|                  | RESET                | BOOT | ĒĀ |  |  |  |
| Single-chip mode |                      | 1    | 1  |  |  |  |
| Single-boot mode |                      | 0    | 1  |  |  |  |

Table 3.1 (1) Operation Mode Setup Table

Note: The  $\overline{BOOT}$  pin (P30) should be pulled high with an external resistor.

### 3.2 Memory Map

The memory map of this device differs from that of the TMP95CS64.

Figure 3.2 shows a memory map of the device in single-chip mode and its memory areas that can be accessed in each addressing mode of the CPU.



Figure 3.2 Memory Map of the TMP95FY64 (Single-chip Mode)

### 4. Electrical Characteristics

4.1 Absolute Maximum Ratings

| Parameter                          | Symbol              | Rating                         | Unit  |
|------------------------------------|---------------------|--------------------------------|-------|
| Power Supply Voltage               | V <sub>CC</sub>     | – 0.5 to + 6.5                 | V     |
| Input Voltage                      | V <sub>IN</sub>     | – 0.5 to V <sub>CC</sub> + 0.5 | V     |
| Output Current (Total)             | $\Sigma I_{OL}$     | + 120                          | mA    |
| Output Current (Total)             | Σ I <sub>OH</sub>   | - 120                          | mA    |
| Power Dissipation<br>(Ta = + 70°C) | Ρ <sub>D</sub>      | 600                            | mW    |
| Soldering Temperature<br>(10 s)    | T <sub>SOLDER</sub> | + 260                          | °C    |
| Storage Temperature                | T <sub>STG</sub>    | – 65 to + 150                  | °C    |
| Operating Temperature              | T <sub>OPR</sub>    | – 20 to + 70                   | °C    |
| Number of Times<br>Program Erased  | N <sub>EW</sub>     | 1000                           | Cycle |

Note: The absolute maximum ratings are rated values which must not be exceeded during operation, even for an instant. Any one of the ratings must not be exceeded. If any absolute maximum rating is exceeded, a device may break down or its performance may be degraded, causing it to catch fire or explode resulting in injury to the user. Thus, when designing products which include this device, ensure that no absolute maximum rating value will ever be exceeded.

#### **DC** Characteristics 4.2

(1)  $V_{CC} = +5V \pm 10\%$ , Ta = -20 to + 70°C (fc = 8 to 25 MHz)

(Single-chip mode, single-boot mode)

| Parameter                                                                              | Symbol                              | Test Condition                                                                                                                      | Min                                                | Max                                                                     | Unit                     |
|----------------------------------------------------------------------------------------|-------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|-------------------------------------------------------------------------|--------------------------|
| Low Level Input Voltage<br>(D0 to 15)<br>Port 2 to A                                   | V <sub>IL</sub><br>V <sub>IL1</sub> |                                                                                                                                     | - 0.3<br>- 0.3                                     | 0.8<br>0.3 V <sub>CC</sub>                                              | V<br>V                   |
| (except P56, P70, P72, P73, P75)<br>RESET, NMI, INTO to 4<br>EA, AM8/16<br>X1          | V il2<br>V il3<br>V il4             | —                                                                                                                                   | - 0.3<br>- 0.3<br>- 0.3                            | 0.25 V <sub>CC</sub><br>0.3<br>0.2V <sub>CC</sub>                       | V<br>V<br>V              |
| High Level Input Voltage (D0 to 15)<br>Port 2 to A<br>(except P56, P70, P72, P73, P75) | V <sub>IH</sub><br>V <sub>IH1</sub> |                                                                                                                                     | 2.2<br>0.7 V <sub>CC</sub>                         | V <sub>CC</sub> + 0.3<br>V <sub>CC</sub> + 0.3                          | V<br>V                   |
| RESET, NMI, INTO to 4<br>EA, AM8/16<br>X1                                              | V 1H2<br>V 1H3<br>V 1H4             | _                                                                                                                                   | 0.75 Vcc<br>Vcc – 0.3<br>0.8Vcc                    | V <sub>CC</sub> + 0.3<br>V <sub>CC</sub> + 0.3<br>V <sub>CC</sub> + 0.3 | V<br>V<br>V              |
| Low Level Output Voltage                                                               | V ol                                | l <sub>OL</sub> = 1.6 mA                                                                                                            |                                                    | 0.45                                                                    | V                        |
| High Level Output Voltage                                                              | V он<br>V он1<br>V он2              | Ι <sub>ΟΗ</sub> = - 400 μΑ<br>Ι <sub>ΟΗ</sub> = - 100 μΑ<br>Ι <sub>ΟΗ</sub> = - 20 μΑ                                               | 2.4<br>0.75 V <sub>CC</sub><br>0.9 V <sub>CC</sub> | _                                                                       | V<br>V<br>V              |
| Output Port Current<br>(8 output pins max.)                                            | IDAR                                |                                                                                                                                     | – 1.0                                              | - 3.5                                                                   | mA                       |
| Input Leakage Current<br>Output Leakage Current                                        | <sub>L </sub><br>  <sub>LO</sub>    | $\begin{array}{l} 0.0 \leq \text{Vin} \leq \text{V}_{\text{CC}} \\ 0.2 \leq \text{Vin} \leq \text{V}_{\text{CC}} - 0.2 \end{array}$ | 0.02 (Typ.)<br>0.05 (Typ.)                         | ± 5<br>± 10                                                             | μ <b>Α</b><br>μ <b>Α</b> |
| Operating Current (RUN)<br>IDLE2<br>IDLE1<br>STOP (Ta = – 20 to + 70°C)                | ГСС                                 | fc = 25 MHz<br>$0.2 \leq Vin \leq V_{CC} - 0.2$                                                                                     |                                                    | 100<br>40<br>10<br>150                                                  | mA<br>mA<br>mA<br>μA     |
| Power-down Voltage<br>(@STOP, RAM backup)                                              | V STOP                              | $V_{1L2} = 0.2 V_{CC},$<br>$V_{1H2} = 0.8 V_{CC}$                                                                                   | 2.0                                                | 6.0                                                                     | V                        |
| Pull-up Resistance                                                                     | R <sub>RP</sub>                     |                                                                                                                                     | 45                                                 | 160                                                                     | kΩ                       |
| Pin Capacitance                                                                        | C 10                                | fc = 1 MHz                                                                                                                          | —                                                  | 10                                                                      | pF                       |
| <u>Schmitt Width</u><br>RESET, NMI, INT0 to 4                                          | V <sub>TH</sub>                     |                                                                                                                                     | 0.4                                                | 1.0 (Тур.)                                                              | V                        |

Note 1: The Typ. values are referenced to  $V_{CC} = +5V$  at Ta =  $+25^{\circ}C$ . Note 2: The I<sub>DAR</sub> stipulated above is guaranteed for a total of 8 lines of any output ports used.



### 4.3 AC Characteristics

### (1) $V_{CC} = +5V \pm 10\%$ , Ta = -20 to +70°C

(fc = 8 MHz to 25 MHz)

| No.  | No. Parameter                                                                                                                                                                       |                   | Vari      | able      | 20 N | ЛНz | 25 N | ЛНz | Unit |
|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|-----------|-----------|------|-----|------|-----|------|
| INO. | Farameter                                                                                                                                                                           | bol               | Min       | Max       | Min  | Max | Min  | Max | Unit |
| 1    | Oscillation Period ( = x)                                                                                                                                                           | tosc              | 40        | 125       | 50   | Ι   | 40   |     | ns   |
| 2    | CLK Pulse Width                                                                                                                                                                     | t <sub>CLK</sub>  | 2.0x - 40 | 22.5      | 60   | —   | 40   | _   | ns   |
| 3    | Valid A0 to 23 $\rightarrow$ CLK hold                                                                                                                                               | t <sub>AK</sub>   | 0.5x – 20 | 0         | 5    | —   | 0    | _   | ns   |
| 4    | Valid CLK $\rightarrow$ A0 to 23 hold                                                                                                                                               | t <sub>KA</sub>   | 1.5x – 60 | 0         | 15   | —   | 0    | _   | ns   |
| 5    | Valid A0 to 23 $\rightarrow \overline{RD} / \overline{WR}$ fall                                                                                                                     | t <sub>AC</sub>   | 1.0x – 20 | 11.25     | 30   | —   | 20   | —   | ns   |
| 6    | $\overline{RD}/\overline{WR}$ rise $\rightarrow A0$ to 23 hold                                                                                                                      | t <sub>CA</sub>   | 0.5x – 20 | 5         | 5    | —   | 0    | —   | ns   |
| 7    | Valid A0 to 23 $\rightarrow$ D0 to 15 input                                                                                                                                         | t <sub>AD</sub>   | 69.4      | 3.5x – 40 | —    | 135 | _    | 100 | ns   |
| 8    | $\overline{\text{RD}}$ fall $\rightarrow$ D0 to 15 input                                                                                                                            | t <sub>RD</sub>   | 33.1      | 2.5x – 45 | —    | 80  | —    | 55  | ns   |
| 9    | RD low pulse width                                                                                                                                                                  | t <sub>RR</sub>   | 2.5x - 40 | 38.1      | 85   | _   | 60   | _   | ns   |
| 10   | $\overline{\text{RD}}$ rise $\rightarrow$ D0 to 15 hold                                                                                                                             | t <sub>HR</sub>   | 0         | 0         | 0    | _   | 0    | _   | ns   |
| 11   | WR low pulse width                                                                                                                                                                  | tww               | 2.5x - 40 | 38.1      | 85   | _   | 60   |     | ns   |
| 12   | Valid D0 to $15 \rightarrow \overline{WR}$ rise                                                                                                                                     | t <sub>DW</sub>   | 2.0x - 40 | 22.5      | 60   | —   | 40   |     | ns   |
| 13   | $\overline{\text{WR}}$ rise $\rightarrow$ D0 to 15 hold                                                                                                                             | t <sub>WD</sub>   | 0.5x – 10 | 5.6       | 15   | _   | 10   |     | ns   |
| 14   | Valid A0 to 23 $\rightarrow \overline{\text{WAIT}}$ input $\binom{1 \text{ WAIT}}{+ \text{ n mode}}$                                                                                | t <sub>AW</sub>   | 19.4      | 3.5x – 90 | —    | 85  | _    | 50  | ns   |
|      | Valid A0 to 23 $\rightarrow \overline{\text{WAIT}}$ input $\begin{pmatrix} 0 + n \\ \text{mode} \end{pmatrix}$                                                                      | t <sub>AW</sub>   | 6.8       | 1.5x – 40 | —    | 35  | —    | 20  | ns   |
| 15   | $\overline{RD} / \overline{WR} \text{ fall} \rightarrow \overline{WAIT} \text{ hold } \begin{pmatrix} 1 \text{ WAIT} \\ + n \text{ mode} \end{pmatrix}$                             | tcw               | 2.5x + 0  | 78.1      | 125  | —   | 100  |     | ns   |
|      | $\overline{\text{RD}}/\overline{\text{WR}} \text{ fall} \rightarrow \overline{\text{WAIT}} \text{ hold } \left( \begin{smallmatrix} 0 + n & WAIT \\ mode \end{smallmatrix} \right)$ | tcw               | 0.5x + 0  | 15.6      | 25   | _   | 20   |     | ns   |
| 16   | $\overline{WR}$ rise $\rightarrow$ valid PORT                                                                                                                                       | t <sub>CP</sub>   | _         | 200       |      | 200 | _    | 200 | ns   |
| 17   | CS low pulse width (PSRAM mode)                                                                                                                                                     | t <sub>CE</sub>   | 3.0x - 40 | —         | 110  |     | 80   | -   | ns   |
| 18   | $\overline{\text{CS}}$ fall $\rightarrow$ D0 to 15 input (SRAM mode)                                                                                                                | t <sub>CEA</sub>  | —         | 3.0x - 60 | —    | 90  | _    | 60  | ns   |
| 19   | Address setup time (SRAM mode)                                                                                                                                                      | t <sub>PASC</sub> | 0.5x – 15 | _         | 10   | _   | 5    |     | ns   |
| 20   | CS precharge time (SRAM mode)                                                                                                                                                       | tpp               | 1.0x - 10 | _         | 40   | _   | 30   | -   | ns   |

AC test conditions

- Output level: High 2.2 V / Low 0.8 V, CL = 50 pF
- Input level: High 2.4 V/Low 0.45 V (D0 to D15)

High 0.8 V<sub>CC</sub>/Low 0.2 Vcc (except for D0 to D15)

(2) Read cycle



(3) Write cycle



- Serial Channel Timing 4.4
  - (1) I / O interface modes
    - ① SCLK input mode

| $V_{CC} = + 5 V \pm 10\%, 1a = -20 to + 70 C$  |                  |                               |                             |     |      |        |     | S IVIHZ) |
|------------------------------------------------|------------------|-------------------------------|-----------------------------|-----|------|--------|-----|----------|
| Parameter                                      | Sumbol           |                               | Variable                    |     |      | 25 MHz |     | Unit     |
| Parameter                                      | Symbol           | Min                           | Max                         | Min | Max  | Min    | Max | Unit     |
| SCLK period                                    | t <sub>SCY</sub> | 16x                           | —                           | 1.6 | —    | 0.64   | —   | $\mu$ s  |
| Output data $\rightarrow$ SCLK rise / fall*    | t <sub>OSS</sub> | t <sub>SCY</sub> /2 – 5x – 50 | —                           | 250 | —    | 70     |     | ns       |
| SCLK rise/fall* $\rightarrow$ Output data hold | t <sub>OHS</sub> | 5x – 100                      | _                           | 400 | —    | 100    | _   | ns       |
| SCLK rise/fall* $\rightarrow$ Input data hold  | t <sub>HSR</sub> | 0                             | _                           | 0   | _    | 0      | _   | ns       |
| SCLK rise/fall* $\rightarrow$ Valid data input | t <sub>SRD</sub> | _                             | t <sub>SCY</sub> – 5x – 100 | I   | 1000 | I      | 340 | ns       |

 $V_{CC} = + 5V + 10\%$  Ta =  $20 \text{ to } + 70^{\circ}\text{C} \text{ (fc} = 8 \text{ to } 25 \text{ MHz})$ 

\*) SCLK rise/fall refers to the timing at which SCLK rises when in SCLK rising edge mode or at which SCLK falls when in SCLK falling edge mode.

② SCLK output mode

|                                          |                  | Vcc = + 5                   | V ± 10%, Ta = ·             | - 20 to | o + 70° | C (fc = | 8 to 2 | 5 MHz)  |
|------------------------------------------|------------------|-----------------------------|-----------------------------|---------|---------|---------|--------|---------|
| Barrantar                                | Sumbol           | Varia                       | able                        | 101     | VIHz    | 25 MHz  |        | Unit    |
| Parameter                                |                  | Max                         | Min                         | Max     | Min     | Max     | Unit   |         |
| SCLK period (programmable)               | t <sub>SCY</sub> | 16x                         | 8192x                       | 1.6     | 819.2   | 0.64    | 327.6  | $\mu$ s |
| Output data→SCLK rise                    | t <sub>oss</sub> | t <sub>SCY</sub> – 2x – 150 | _                           | 1250    | _       | 410     |        | ns      |
| SCLK rise $\rightarrow$ Output data hold | t <sub>OHS</sub> | 2x - 80                     | _                           | 120     | _       | 0       |        | ns      |
| SCLK rise $\rightarrow$ Input data hold  | t <sub>HSR</sub> | 0                           | _                           | 0       | _       | 0       |        | ns      |
| SCLK rise $\rightarrow$ Valid data input | t <sub>SRD</sub> | _                           | t <sub>SCY</sub> – 2x – 150 |         | 1250    | _       | 410    | ns      |



### (2) UART mode (SCLK0 to 2 external inputs)

|                             |                   | VCC = + 5V | ± 10%, Ia = | - 20 το | $+ 70^{-0}$ | L (TC = | 8 to 2 | 5 IVIHZ) |
|-----------------------------|-------------------|------------|-------------|---------|-------------|---------|--------|----------|
| Parameter                   | Symbol            | Varia      | ble         | 10      | ИНz         | 25 1    | ٧Hz    | Unit     |
|                             | Symbol            | Min        | Max         | Min     | Max         | Min     | Max    | Unit     |
| SCLK Period                 | t <sub>SCY</sub>  | 4x + 20    | —           | 420     |             | 180     |        | ns       |
| SCLK Low Level Pulse Width  | t <sub>SCYL</sub> | 2x + 5     | —           | 205     |             | 85      |        | ns       |
| SCLK High Level Pulse Width | t <sub>SCYH</sub> | 2x + 5     | _           | 205     | _           | 85      | _      | ns       |

## $V_{CC} = +5V + 10\%$ Ta = -20 to + 70°C (fc = 8 to 25 MHz)

### 4.5 A / D Conversion Characteristics

 $V_{CC} = +5V \pm 10\%$ , Ta = -20 to +70°C (fc = 8 to 25 MHz)

| Parameter                                           |                         | Sym-<br>bol       | Min                   | Тур. | Max                   | Unit |
|-----------------------------------------------------|-------------------------|-------------------|-----------------------|------|-----------------------|------|
| A / D Analog Reference Supply Voltage (+)           |                         | V <sub>REFH</sub> | V <sub>CC</sub> – 0.2 | —    | Vcc                   |      |
| A/D Analog Refer                                    | ence Supply Voltage (–) | V <sub>REFL</sub> | V <sub>SS</sub>       | _    | V <sub>SS</sub> + 0.2 |      |
| Analog Reference                                    | Voltage                 | AV <sub>CC</sub>  | V <sub>CC</sub> – 0.2 | _    | Vcc                   | V    |
| Analog Reference Voltage                            |                         | AVss              | V <sub>SS</sub>       | _    | V <sub>SS</sub> + 0.2 |      |
| Analog Input Voltage                                |                         | VAIN              | V <sub>REFL</sub>     | —    | VREFH                 |      |
| Analog Reference<br>Voltage Power                   | <vrefon> = 1</vrefon>   | I <sub>REF</sub>  | —                     | —    | 3.7                   | mA   |
| Supply Current                                      | <vrefon> = 0</vrefon>   |                   | _                     | 0.02 | 5.0                   | μΑ   |
| Overall Error<br>(Not Including Quantization Error) |                         | ET                | _                     | ± 1  | ± 3                   | LSB  |

Note 1:  $1LSB = (VREFH - VREFL) / 2^{10} [V]$ 

Note 2: The power supply current flowing from the  $AV_{CC}$  pin is included in the power supply current I<sub>CC</sub> of the  $V_{CC}$  pin.

### 4.6 D/A Conversion Characteristics

| $V_{CC} = +5V \pm 10\%$ , Ta = -20 to + 70°C (fc = 8 to 25 MHz |                  |                  |                       |                        |                   |                   |  |  |  |
|----------------------------------------------------------------|------------------|------------------|-----------------------|------------------------|-------------------|-------------------|--|--|--|
| Parameter                                                      | Symbol           | Symbol Condition |                       | Condition Min Typ. Max |                   | Unit              |  |  |  |
| Analog Reference Voltage                                       | AV <sub>CC</sub> |                  | V <sub>CC</sub> – 0.2 | —                      | V <sub>CC</sub>   | v                 |  |  |  |
| Analog Reference Voltage                                       | AVss             | _                | V <sub>SS</sub>       | _                      | Vss + 0.2         | v                 |  |  |  |
| Overall Error                                                  |                  |                  | -                     | _                      | 7.0<br>4.0<br>3.5 | LSB<br>LSB<br>LSB |  |  |  |
| Differential Linearity Error                                   |                  | _                |                       | 2.0                    | _                 | LSB               |  |  |  |

Note: R denotes the external load resistance of D/A converter output pins (DAOUT0, DAOUT1).

# TOSHIBA

## 4.7 Event Counter (External Input Clocks: TI0, TI4, TI8, TI9, TIA, TIB)

| Parameter                                   |                   | Vari     | 10 MHz |     | 25 MHz |     | Unit |      |
|---------------------------------------------|-------------------|----------|--------|-----|--------|-----|------|------|
|                                             |                   | Min      | Max    | Min | Max    | Min | Max  | Unit |
| External Input Clock Period                 | t <sub>VCK</sub>  | 8x + 100 | _      | 900 | —      | 420 |      | ns   |
| External Input Clock Low Level Pulse Width  | t <sub>VCKL</sub> | 4x + 40  | _      | 440 | _      | 200 | Ι    | ns   |
| External Input Clock High Level Pulse Width | t <sub>VCKH</sub> | 4x + 40  | _      | 440 | —      | 200 |      | ns   |

 $V_{CC} = +5V \pm 10\%$ , Ta = - 20 to + 70°C (fc = 8 to 25 MHz)

### 4.8 Interrupt Operation

 $V_{CC} = +5V \pm 10\%$ , Ta = -20 to +70°C (fc = 8 to 25 MHz)

| Parameter                                |                    | Vari     | 10 MHz |     | 25 MHz |     | Unit |      |
|------------------------------------------|--------------------|----------|--------|-----|--------|-----|------|------|
|                                          |                    | Min      | Max    | Min | Max    | Min | Max  | Unit |
| NMI and INTO to 4 Low Level Pulse Width  |                    | 4x       | _      | 400 | _      | 160 |      | ns   |
| NMI and INT0 to 4 High Level Pulse Width |                    | 4x       | —      | 400 | _      | 160 |      | ns   |
| INT5 to INT8 Low Level Pulse Width       | t <sub>INTBL</sub> | 8x + 100 | —      | 900 | _      | 420 |      | ns   |
| INT5 to INT8 High Level Pulse Width      | t <sub>INTBH</sub> | 8x + 100 |        | 900 | _      | 420 | -    | ns   |

### 4.9 Bus Request/Bus Acknowledge Timing

| $V_{CC} = +5V \pm 10\%$ , $I_{a} = -20$ to $+70^{\circ}C$ (tc = 8 to 25 MHz |                   |          |            |        |     |        |     |      |
|-----------------------------------------------------------------------------|-------------------|----------|------------|--------|-----|--------|-----|------|
| Parameter                                                                   |                   | Variable |            | 10 MHz |     | 25 MHz |     |      |
|                                                                             |                   | Min      | Max        | Min    | Max | Min    | Max | Unit |
| BUSRQ setup time relative to CLK                                            | t <sub>BRC</sub>  | 120      | _          | 120    | _   | 120    | _   | ns   |
| CLK→BUSAK fall                                                              | t <sub>CBAL</sub> |          | 2.0x + 120 | -      | 320 | _      | 200 | ns   |
| CLK→BUSAK rise                                                              | t <sub>CBAH</sub> | _        | 0.5x + 40  | _      | 90  | _      | 60  | ns   |
| Duration from output buffer turn-off to $\overline{BUSAK}$ fall             | t <sub>ABA</sub>  | 0        | 80         | 0      | 80  | 0      | 80  | ns   |
| Duration from BUSAK rise to output buffer turn-on                           | t <sub>BAA</sub>  | 0        | 80         | 0      | 80  | 0      | 80  | ns   |



Note 1: If when control of the bus is requested by pulling BUSRQ low, the preceding bus cycle is not completed due to wait state, the bus will not be relinquished until exiting from the wait state.

Note 2: The broken line only indicates that the output buffer is turned off, and not that the signal is at an intermediate voltage level. Immediately after the bus is relinquished, the immediately preceding signal level is dynamically held on by an external load capacitance. Therefore, if the signal level needs to be set high or low using an external resistor, the signal level setup immediately after relinquishing the bus may be delayed by the external load capacitance (RC time constant). Consider this delay when designing your system. The built-in programmable pullup resistors continue working depending on the internal signal state.